# SCB18T1G800AF SCB18T1G160AF 1-Gbit DDR2 SDRAM EU RoHS Compliant Products # **Data Sheet** Rev. C | <b>Revision History:</b> | Revision History: | | | | | | | | | | |--------------------------|-------------------|------------------------------------------------------|--|--|--|--|--|--|--|--| | Date | Revision | Subjects (major changes since last revision) | | | | | | | | | | 2014/07 | А | Initial Release | | | | | | | | | | 2015/11 | В | 1. Updated storage temperature; | | | | | | | | | | | | 2. Add Power-up Initialization Sequence description; | | | | | | | | | | | | 3. Add MRS setting of CAS Latency CL=3 | | | | | | | | | | | | 4. Updated IDD value | | | | | | | | | | | | 5. Updated Mode Register about WR definition | | | | | | | | | | | | 6. Add tRAS lockout description | | | | | | | | | | 2016/03 | С | Change to UniIC Format | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | #### **We Listen to Your Comments** Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: info@unisemicon.com ### 1 Overview This chapter gives an overview of the 1-Gbit Double-Data-Rate-Two SDRAM product family and describes its main characteristics. #### 1.1 Features The 1-Gbit Double-Data-Rate-Two SDRAM offers the following key features: - 1.8 V $\pm$ 0.1 V Power Supply 1.8 V $\pm$ 0.1 V (SSTL\_18) compatible I/O - DRAM organizations with x8, x16 data in/outputs - Eight internal banks for concurrent operation - Programmable CAS Latency: 3, 4, 5, 6, 7 - Programmable Burst Length: 4 and 8 - Differential clock inputs (CK and CK) - Bi-directional, differential data strobes (DQS and DQS) are transmitted / received with data. Edge aligned with read data and center-aligned with write data. - · DLL aligns DQ and DQS transitions with clock - DQS can be disabled for single-ended data strobe operation - Commands entered on each positive clock edge, data and data mask are referenced to both edges of DQS - · Data masks (DM) for write data - Posted CAS by programmable additive latency for better command and data bus efficiency - Off-Chip-Driver impedance adjustment (OCD) and On-Die-Termination (ODT) for better signal quality - · Auto-Precharge operation for read and write bursts - Auto-Refresh, Self-Refresh and power saving Power-Down modes - Operating temperature range ( $T_{\text{CASE}}$ ) - Commercial, (0 °C to 95 °C) - Industrial, I (-40 °C to 95 °C) - Average Refresh Period 7.8 $\mu s$ at a $T_{\rm CASE}$ lower than 85°C, 3.9 $\mu s$ between 85 °C and 95 °C - Programmable self refresh rate via EMRS2 setting - · Full and reduced Strength Data-Output Drivers - 1KB page size for x8, 2KB page size for x16 - Packages: PG-TFBGA-60 for x8 and PG-TFBGA-84 for x16 | | | | | | | | | TABLE 1 Performance Table | |--------------------------------|---------|---------------|--------|-------|-------|-----------------|------|---------------------------| | UniIC Speed Code | | | -19F | -25D | -25E | -3D | Unit | Note | | DRAM Speed Grade | | DDR2 | -1066 | -800 | -800 | -667 | | | | CAS-RCD-RP latencies | • | 7–7–7 | 5-5-5 | 6-6-6 | 5-5-5 | t <sub>CK</sub> | | | | Max. Clock Frequency | CL4 | $f_{CK4}$ | 266 | 266 | 266 | 266 | MHz | | | | CL5 | $f_{CK5}$ | 333 | 400 | 333 | 333 | MHz | | | | CL6 | $f_{\rm CK6}$ | 400 | _ | 400 | - | MHz | | | | CL7 | $f_{CK7}$ | 533 | _ | _ | - | MHz | | | Min. RAS-CAS-Delay | | $t_{RCD}$ | 13.125 | 12.5 | 15 | 15 | ns | | | Min. Row Precharge Tin | ne | $t_{RP}$ | 13.125 | 12.5 | 15 | 15 | ns | | | Min. Row Active Time $t_{RA}$ | | | 45 | 45 | 45 | 45 | ns | | | Min. Row Cycle Time $t_{RC}$ | | | 58.125 | 57.5 | 60 | 60 | ns | 3) | | Precharge-All (8 banks) period | command | $t_{PREA}$ | 15 | 15 | 17.5 | 18 | ns | 1)2) | - 1) This $t_{PREA}$ value is the minimum value at which this chip will be functional. - 2) Precharge-All command for an 8 bank device will equal to $t_{\rm RP}$ + 1 × $t_{\rm CK}$ or $t_{\rm nRP}$ + 1 × nCK, depending on the speed bin, where $t_{\rm nRP}$ = RU{ $t_{\rm RP}$ / $t_{\rm CK(avg)}$ } and $t_{\rm RP}$ is the value for a single bank precharge. - READs and WRITEs with auto precharge are allowed to be issued before tRAS (MIN) is satisfied because tRAS lockout feature is supported in DDR2 SDRAM. #### 1.2 Description The 1-Gbit DDR2 SDRAM is a high-speed Double-Data-Rate- Two CMOS Synchronous DRAM device Containing 1,073,741,824 bits and internally configured as an octal bank DRAM. The 1-Gbit device is organized as 16 Mbit $\times 8$ I/O $\times 8$ banks or 8 Mbit $\times 16$ I/O $\times 8$ banks chip. These synchronous devices achieve high speed transfer rates starting at 400mb/sec/pin for general applications. See**Table 1** for performance figures. The device is designed to comply with JEDEC DDR2 DRAM Standard key features: - 1. Posted CAS with additive latency. - 2. Write latency = read latency 1. - 3. Normal and weak strength data-output driver. - 4. Off-Chip Driver (OCD) impedance adjustment. - 5. On-Die Termination (ODT) function. All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential clocks (CK rising and CK falling). All I/Os are synchronized with a single ended DQS or differential DQS-DQS pair in a source synchronous fashion. A 14 bit address bus for x8 organised components and a 13 bit address bus for x16 components is used to convey row, column and bank address information in a RAS-CAS multiplexing style. The DDR2 device operates with a 1.8 V $\pm$ 0.1 V power supply. An Auto-Refresh and Self-Refresh mode is provided along with various power-saving power-down modes. The functionality described and the timing specifications included in this data sheet are for the DLL Enabled mode of operation. The DDR2 SDRAM is available in TFBGA package. | | | | | | | T/ | |----------------------------|----------|------------------|-------------------------------------------|---------------|-----------------|--------------------| | | | | Orde | ring Informat | tion for RoHS C | | | Product Type <sup>1)</sup> | Org. | Speed | CAS-RCD-RP<br>Latencies <sup>2)3)4)</sup> | Clock (MHz) | | Note <sup>5)</sup> | | Commercial Temperatur | e Range | e (0 °C~ +95 °C) | | | | <u> </u> | | DDR2-1066F ( 7-7-7 ) | | | | | | | | SCB18T1G800AF-19F | ×8 | DDR2-1066F | 7-7-7 | 533 | PG-TFBGA-60 | | | SCB18T1G160AF-19F | ×16 | DDR2-1066F | 7-7-7 | 533 | PG-TFBGA-84 | _ | | DDR2-800D ( 5-5-5 ) | | | | | | | | SCB18T1G800AF-25D | ×8 | DDR2-800D | 5-5-5 | 400 | PG-TFBGA-60 | | | SCB18T1G160AF-25D | ×16 | DDR2-800D | 5-5-5 | 400 | PG-TFBGA-84 | | | DDR2-800E ( 6-6-6 ) | | • | | • | | | | SCB18T1G800AF-25E | ×8 | DDR2-800E | 6-6-6 | 400 | PG-TFBGA-60 | | | SCB18T1G160AF-25E | ×16 | DDR2-800E | 6-6-6 | 400 | PG-TFBGA-84 | | | DDR2-667D ( 5-5-5 ) | | | | | | | | SCB18T1G800AF-3D | ×8 | DDR2-667D | 5-5-5 | 333 | PG-TFBGA-60 | | | SCB18T1G160AF-3D | ×16 | DDR2-667D | 5-5-5 | 333 | PG-TFBGA-84 | | | Industrial Temperature I | Range (- | 40 °C~ +95 °C) | | • | | | | DDR2-1066F ( 7-7-7 ) | | | | | | | | SCB18T1G800AF-19FI | ×8 | DDR2-1066F | 7-7-7 | 533 | PG-TFBGA-60 | - | | SCB 18T1G160AF-19FI | ×16 | DDR2-1066F | 7-7-7 | 533 | PG-TFBGA-84 | | | DDR2-800D ( 5-5-5 ) | • | | | | | | | SCB18T1G800AF-25DI | ×8 | DDR2-800D | 5-5-5 | 400 | PG-TFBGA-60 | | | SCB18T1G160AF-25DI | ×16 | DDR2-800D | 5-5-5 | 400 | PG-TFBGA-84 | | | DDR2-800E ( 6-6-6 ) | | | | | | | | SCB18T1G800AF-25EI | ×8 | DDR2-800E | 6-6-6 | 400 | PG-TFBGA-60 | | | SCB18T1G160AF-25EI | ×16 | DDR2-800E | 6-6-6 | 400 | PG-TFBGA-84 | | | DDR2-667D ( 5-5-5 ) | | • | | | | | | SCB18T1G800AF-3DI | ×8 | DDR2-667D | 5-5-5 | 333 | PG-TFBGA-60 | | | SCB18T1G160AF-3DI | ×16 | DDR2-667D | 5-5-5 | 333 | PG-TFBGA-84 | | - 1) For detailed information regarding product type of UniIC please see chapter "Product Nomenclature" of this data sheet. - 2) CAS: Column Address Strobe - 3) RCD: Row Column Delay - 4) RP: Row Precharge - 5) RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury, lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers. For more information please visit <a href="http://www.unisemicon.com/">http://www.unisemicon.com/</a> # 2 Configuration This chapter contains the chip configuration. ### 2.1 Configuration for TFBGA-60 The chip configuration of a DDR2 SDRAM is listed by function in **Table 3**. The abbreviations used in the Ball# and Buffer Type column are explained in **Table 4** and **Table 5** respectively. | | | | | TABLE 3 | |--------------|---------------|--------------|----------------|--------------------------------------------------------------| | | | | | Chip Configuration | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | | Clock Signa | als ×8 Organi | zations | | | | E8 | CK | I | SSTL | Clock Signal CK, /CK | | F8 | CK | I | SSTL | | | F2 | CKE | I | SSTL | Clock Enable | | Control Sign | nals ×8 Orga | nizations | | | | F7 | RAS | I | SSTL | Row Address Strobe (RAS), Column Address Strobe (CAS), Write | | G7 | CAS | I | SSTL | Enable (WE) | | F3 | WE | I | SSTL | | | G8 | CS | I | SSTL | Chip Select | | Address Sig | gnals ×8 Orga | anizations | | | | G2 | BA0 | I | SSTL | Bank Address Bus 2:0 | | G3 | BA1 | I | SSTL | | | G1 | BA2 | I | SSTL | | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | |---------------|-------------|--------------|----------------|------------------------------------------------------| | H8 | A0 | I | SSTL | Address Signal 13:0, Address Signal 10/Autoprecharge | | H3 | A1 | I | SSTL | | | H7 | A2 | I | SSTL | | | J2 | A3 | I | SSTL | | | J8 | A4 | l l | SSTL | | | J3 | A5 | I | SSTL | | | J7 | A6 | l l | SSTL | | | K2 | A7 | I | SSTL | | | K8 | A8 | I | SSTL | | | K3 | A9 | I | SSTL | | | H2 | A10 | I | SSTL | | | | AP | I | SSTL | | | K7 | A11 | l l | SSTL | | | L2 | A12 | I | SSTL | | | L8 | A13 | I | SSTL | | | Data Signals | ×8 Organiza | itions | | | | C8 | DQ0 | I/O | SSTL | Data Signal 3:0 | | C2 | DQ1 | I/O | SSTL | | | D7 | DQ2 | I/O | SSTL | | | D3 | DQ3 | I/O | SSTL | | | D1 | DQ4 | I/O | SSTL | Data Signal 7:4 | | D9 | DQ5 | I/O | SSTL | | | B1 | DQ6 | I/O | SSTL | | | B9 | DQ7 | I/O | SSTL | | | Data Strobe × | 8 Organizat | ions | • | | | B7 | DQS | I/O | SSTL | Data Strobe | | A8 | DQS | I/O | SSTL | | | Data Strobe × | 8 Organizat | ion | <u> </u> | | | B3 | RDQS | 0 | SSTL | Read Data Strobe | | A2 | RDQS | 0 | SSTL | | | Data Mask ×8 | | ons | | | | B3 | DM | I | SSTL | Data Mask | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | | | | | | | | |-----------------------|--------------------------------|--------------|----------------|------------------------------|--|--|--|--|--|--|--| | Power Supplies | Power Supplies ×8 Organization | | | | | | | | | | | | A9, C1, C3, C7,<br>C9 | $V_{DDQ}$ | PWR | _ | I/O Driver Power Supply | | | | | | | | | A1, E9, H9, L1 | $V_{DD}$ | PWR | - | Power Supply | | | | | | | | | A7, B2, B8, D2,<br>D8 | $V_{\sf SSQ}$ | PWR | _ | I/O Driver Power Supply _Gnd | | | | | | | | | A3, J1,E3, K9 | $V_{\rm SS}$ | PWR | - | Power Supply_Gnd | | | | | | | | | E2 | $V_{REF}$ | Al | - | I/O Reference Voltage | | | | | | | | | E1 | $V_{DDL}$ | PWR | - | Power Supply | | | | | | | | | E7 | $V_{SSDL}$ | PWR | - | Power Supply_Gnd | | | | | | | | | Not Connected | ×8 Organ | ization | | | | | | | | | | | L3, L7 | NC | NC | - | Not Connected | | | | | | | | | Other Balls ×8 | Organizati | ions | | | | | | | | | | | F9 | ODT | I | SSTL | On-Die Termination Control | | | | | | | | | | TABLE Abbreviations for Ball Ty | | |--------------|---------------------------------------------|----| | Abbreviation | Description | pe | | Appreviation | Description | | | 1 | Standard input-only ball. Digital levels. | | | 0 | Output. Digital levels. | | | I/O | I/O is a bidirectional input/output signal. | | | Al | Input. Analog levels. | | | PWR | Power | | | GND | Ground | | | NC | Not Connected | | | | TABLE 5 Abbreviations for Buffer Type | |--------------|------------------------------------------------------------------------------------------------------------------------------------------| | Abbreviation | Description | | SSTL | Serial Stub Terminated Logic (SSTL_18) | | LV-CMOS | Low Voltage CMOS | | CMOS | CMOS Levels | | OD | Open Drain. The corresponding ball has 2 operational states, active low and tristate, and allows multiple devices to share as a wire-OR. | | | | | Chip ( | Configu | uration | for ×8 C | Compor | nents, T | FIGUI<br>FBGA-60 (Top | | |--------------|--------------|--------------|--------|---------|---------|---------------|--------------|--------------|-----------------------|--| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | | $V_{ m DD}$ | NU/RDQS | $V_{ m SS}$ | | A | | $V_{ m SSQ}$ | DQS | $V_{ m DDQ}$ | | | | DQ6 | $V_{ m SSQ}$ | DM/RDQS | | В | | DQS | $V_{ m SSQ}$ | DQ7 | | | | $V_{ m DDQ}$ | DQ1 | $V_{ m DDQ}$ | | С | | $V_{ m DDQ}$ | DQ0 | $V_{ m DDQ}$ | | | | DQ4 | $V_{ m SSQ}$ | DQ3 | | D | | DQ2 | $V_{ m SSQ}$ | DQ5 | | | | $V_{ m DDL}$ | $V_{ m REF}$ | $V_{ m SS}$ | | Е | | $V_{ m SSDL}$ | СК | $V_{ m DD}$ | | | | | CKE | WE | | F | | RAS | CK | ODT | | | | BA2 | BA0 | BA1 | | G | | CAS | <u>CS</u> | | • | | | | A10/AP | A1 | | Н | | A2 | Α0 | $V_{ m DD}$ | | | | $V_{ m SS}$ | А3 | A5 | | J | | A6 | A4 | | 1 | | | | A7 | A9 | | K | | A11 | A8 | $V_{ m SS}$ | | | | $V_{ m DD}$ | A12 | NC | | L | | NC | A13 | | 1 | | | | | | | | | • | | 1 | | | #### Notes - 1. RDQS / RDQS are enabled by EMRS(1) command. - 2. If RDQS / RDQS is enabled, the DM function is disabled - 3. When enabled, RDQS & RDQS are used as strobe signals during reads. - 4. $V_{\rm DDL}$ and $V_{\rm SSDL}$ are power and ground for the DLL. ### 2.2 Configuration for TFBGA-84 The chip configuration of a DDR2 SDRAM is listed by function in **Table 6**. The abbreviations used in the Ball#/Buffer Type columns are explained in **Table 7** and **Table 8** respectively. | | | | | TABLE 6 Configuration | |------------|-----------------|--------------|----------------|--------------------------------------------------------| | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | | Clock Sig | nals ×16 Organ | ization | | | | J8 | CK | I | SSTL | Clock Signal CK, /CK | | K8 | CK | I | SSTL | | | K2 | CKE | I | SSTL | Clock Enable | | Control Si | gnals ×16 Orga | anization | | • | | K7 | RAS | I | SSTL | Row Address Strobe (RAS), Column Address Strobe (CAS), | | L7 | CAS | I | SSTL | Write Enable (WE) | | K3 | WE | I | SSTL | | | L8 | CS | I | SSTL | Chip Select | | Address S | Signals ×16 Org | ganization | | | | L2 | BA0 | I | SSTL | Bank Address Bus 2:0 | | L3 | BA1 | I | SSTL | | | L1 | BA2 | I | SSTL | | | M8 | A0 | I | SSTL | Address Signal 12:0, Address Signal 10/Autoprecharge | | M3 | A1 | I | SSTL | | | M7 | A2 | I | SSTL | | | N2 | A3 | I | SSTL | | | N8 | A4 | I | SSTL | | | N3 | A5 | I | SSTL | | | N7 | A6 | I | SSTL | | | P2 | A7 | I | SSTL | | | P8 | A8 | I | SSTL | | | P3 | A9 | I | SSTL | | | M2 | A10 | I | SSTL | | | | AP | I | SSTL | | | P7 | A11 | I | SSTL | | | R2 | A12 | I | SSTL | | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | |----------------------------------------------|---------------------|--------------|----------------|------------------------------| | Data Signals <b>≾</b> 1 | 6 Organiza | ition | | | | G8 | DQ0 | I/O | SSTL | Data Signal Lower Byte 7:0 | | G2 | DQ1 | I/O | SSTL | | | H7 | DQ2 | I/O | SSTL | | | H3 | DQ3 | I/O | SSTL | | | H1 | DQ4 | I/O | SSTL | | | H9 | DQ5 | I/O | SSTL | | | F1 | DQ6 | I/O | SSTL | | | F9 | DQ7 | I/O | SSTL | | | C8 | DQ8 | I/O | SSTL | Data Signal Upper Byte 15:8 | | C2 | DQ9 | I/O | SSTL | | | D7 | DQ10 | I/O | SSTL | | | D3 | DQ11 | I/O | SSTL | | | D1 | DQ12 | I/O | SSTL | | | D9 | DQ13 | I/O | SSTL | | | B1 | DQ14 | I/O | SSTL | | | B9 | DQ15 | I/O | SSTL | | | Data Strobe <b>≺</b> 10 | 6 Organizat | ion | | | | B7 | UDQS | I/O | SSTL | Data Strobe Upper Byte | | A8 | UDQS | I/O | SSTL | | | F7 | LDQS | I/O | SSTL | Data Strobe Lower Byte | | E8 | LDQS | I/O | SSTL | | | Data Mask ×16 | Organizatio | on | • | | | B3 | UDM | I | SSTL | Data Mask Upper Byte | | F3 | LDM | I | SSTL | Data Mask Lower Byte | | Power Supplies | ×16 Orgar | nization | | | | J2 | $V_{REF}$ | Al | - | I/O Reference Voltage | | A9, C1, C3, C7,<br>C9, E9, G1, G3,<br>G7, G9 | $V_{DDQ}$ | PWR | _ | I/O Driver Power Supply | | J1 | $V_{DDL}$ | PWR | _ | Power Supply | | A1, E1, J9, M9,<br>R1 | $V_{DD}$ | PWR | _ | Power Supply | | A7,B2,B8, D2,<br>D8, E7, F2, F8,<br>H2,H8 | $V_{\sf SSQ}$ | PWR | _ | I/O Driver Power Supply _Gnd | | J7 | $V_{\mathrm{SSDL}}$ | PWR | _ | Power Supply_Gnd | | A3, E3, J3, N1,<br>P9 | $V_{ m SS}$ | PWR | _ | Power Supply_Gnd | | Not Connected | x16 Organ | ization | | | | A2, E2, R3, R7,<br>R8 | NC | NC | _ | Not Connected | | Ball# | Name | Ball<br>Type | Buffer<br>Type | Function | | | | | | |-----------------|------------------------------|--------------|----------------|----------------------------|--|--|--|--|--| | Other Balls ×16 | Other Balls ×16 Organization | | | | | | | | | | K9 | ODT | I | SSTL | On-Die Termination Control | | | | | | | | | <b>TABLE 7</b> Abbreviations for Ball Type | |--------------|---------------------------------------------|--------------------------------------------| | Abbreviation | Description | //// | | I | Standard input-only ball. Digital levels. | | | 0 | Output. Digital levels. | | | I/O | I/O is a bidirectional input/output signal. | | | Al | Input. Analog levels. | | | PWR | Power | | | GND | Ground | | | NC | Not Connected | | | | TABLE 8 Abbreviations for Buffer Type | |--------------|------------------------------------------------------------------------------------------------------------------------------------------| | Abbreviation | Description | | SSTL | Serial Stub Terminated Logic (SSTL_18) | | LV-CMOS | Low Voltage CMOS | | CMOS | CMOS Levels | | OD | Open Drain. The corresponding ball has 2 operational states, active low and tristate, and allows multiple devices to share as a wire-OR. | | | | | Chip Co | onfigur | ation fo | r x16 C | ompone | ents, TI | |--------------|--------------|--------------|---------|---------|----------|--------------|--------------|--------------| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | $V_{ m DD}$ | NC | $V_{ m SS}$ | | А | | $V_{ m SSQ}$ | UDQS | $V_{ m DDQ}$ | | DQ14 | $V_{ m SSQ}$ | UDM | | В | | UDQS | $V_{ m SSQ}$ | DQ15 | | $V_{ m DDQ}$ | DQ9 | $V_{ m DDQ}$ | | С | | $V_{ m DDQ}$ | DQ8 | $V_{ m DDQ}$ | | DQ12 | $V_{ m SSQ}$ | DQ11 | | D | | DQ10 | $V_{ m SSQ}$ | DQ13 | | $V_{ m DD}$ | NC | $V_{ m SS}$ | | Е | | $V_{ m SSQ}$ | TDQS | $V_{ m DDQ}$ | | DQ6 | $V_{ m SSQ}$ | LDM | | F | | LDQS | $V_{ m SSQ}$ | DQ7 | | $V_{ m DDQ}$ | DQ1 | $V_{ m DDQ}$ | | G | | $V_{ m DDQ}$ | DQ0 | $V_{ m DDQ}$ | | DQ4 | $V_{ m SSQ}$ | DQ3 | | Н | | DQ2 | $V_{ m SSQ}$ | DQ5 | | $V_{ m DDL}$ | $V_{REF}$ | $V_{ m SS}$ | | J | | Vssdl | CK | $V_{ m DD}$ | | | CKE | WE | | K | | RAS | CK | ODT | | BA2 | BA0 | BA1 | | L | | CAS | CS | | | | A10/AP | A1 | | M | | A2 | Α0 | $V_{ m DD}$ | | $V_{ m SS}$ | А3 | A5 | | N | | A6 | A4 | | | | A7 | A9 | | Р | | A11 | A8 | $V_{ m SS}$ | | $V_{ m DD}$ | A12 | NC | | R | | NC | NC | | #### **Notes** - UDQS/UDQS is data strobe for DQ[15:8], LDQS/LDQS is data strobe for DQ[7:0] LDM is the data mask signal for DQ[7:0], UDM is the data mask signal for DQ[15:8] - 3. $V_{\rm DDL}$ and $V_{\rm SSDL}$ are power and ground for the DLL. ### 2.3 Addressing This chapter describes the DDR2 SDRAM addressing. | | | | TABLE<br>Addressin | |-------------------------------|--------------------------|-------------------------|--------------------| | Configuration | 128 Mb x 8 <sup>1)</sup> | 64 Mb x16 <sup>2)</sup> | Note | | Bank Address | BA[2:0] | BA[2:0] | | | Number of Banks | 8 | 8 | | | Auto Precharge | A10 / AP | A10 / AP | | | Row Address | A[13:0] | A[12:0] | | | Column Address | A[9:0] | A[9:0] | | | Number of Column Address Bits | 10 | 10 | 3) | | Number of I/Os | 8 | 16 | | | Page Size [Bytes] | 1024 (1 K) | 2048 (2 K) | 4) | <sup>1)</sup> Referred to as 'org' <sup>2)</sup> Referred to as 'org' <sup>3)</sup> Referred to as 'colbits' <sup>4)</sup> PageSize = 2<sup>colbits</sup> × org/8 [Bytes] # 3 Functional Description This chapter contains the functional description. #### 3.1 Power-up and initialization sequence The following sequence is required for Power-up and Initialization. - 1) Either one of the following sequence is required for Power-up. - a1) While applying power, attempt to maintain CKE below 0.2 x VDDQ and ODT<sup>\*1</sup> at a LOW state (all other inputs may be undefined.) The VDD voltage ramp time must be no greater than 200 ms from when VDD ramps from 300 mV to VDD min; and during the VDD voltage ramp, |VDD-VDDQ| ≤ 0.3 volts. Once the ramping of the supply voltages is complete (when VDDQ crosses VDDQ min), the supply voltage specifications provided in section 5.2, table 20 Recommended DC operating conditions (SSTL\_1.8), prevail. - VDD, VDDL and VDDQ are driven from a single power converter output, AND - VTT is limited to 0.95 V max, AND - Vref tracks VDDQ/2, VREF must be within +/- 300 mV with respect to VDDQ/2 during supply ramp time. - VDDQ ≥ VREF must be met at all times. - a2) While applying power, attempt to maintain CKE below 0.2 x VDDQ and ODT<sup>\*1</sup> at a LOW state, all other inputs may be undefined, voltage levels at I/Os and outputs must be less than VDDQ during voltage ramp time to avoid DRAM latch-up. During the ramping of the supply voltages, VDD ≥ VDDL ≥ VDDQ must be maintained and is applicable to both AC and DC levels until the ramping of the supply voltages is complete, which is when VDDQ crosses VDDQ min. Once the ramping of the supply voltages is complete, the supply voltage specifications provided in section 5.2, table 20 Recommended DC operating conditions (SSTL\_1.8), prevail. - Apply VDD/VDDL before or at the same time as VDDQ. - VDD/VDDL voltage ramp time must be no greater than 200 ms from when VDD ramps from 300 mV to VDD min - Apply VDDQ before or at the same time as VTT. - The VDDQ voltage ramp time from when VDD min is achieved on VDD to when VDDQ min is achieved on VDDQ must be no greater than 500 ms. - (Note: While VDD is ramping, current may be supplied from VDD through the DRAM to VDDQ.) - Vref must track VDDQ/2, Vref must be within +/- 300 mv with respect to VDDQ/2 during supply ramp time - VDDQ ≥ VREF must be met at all times. - Apply VTT. - The VTT voltage ramp time from when VDDQ min is achieved on VDDQ to when VTT min is achieved on VTT must be no greater than 500 ms. - 2) Start clock and maintain stable condition. - 3) For the minimum of 200 us after stable power (VDD, VDDL, VDDQ, VREF and VTT are between their minimum and maximum values as stated in section 5.2, table 20 Recommended DC operating conditions (SSTL\_1.8)) and stable clock (CK, CK), then apply NOP or Deselect & take CKE HIGH. - 4) Wait minimum of 400 ns then issue precharge all command. NOP or Deselect applied during 400 ns period. - 5) Issue an EMRS command to EMR(2). (To issue EMRS command to EMR(2), provide LOW to BA0 and BA2, HIGH to BA1.) - 6) Issue an EMRS command to EMR(3). (To issue EMRS command to EMR(3), provide LOW to BA2, HIGH to BA0 and BA1.) - 7) Issue EMRS to enable DLL. (To issue DLL Enable command, provide LOW to A0, HIGH to BA0 and LOW to BA1-BA2 and A13-A15. And A9=A8=A7=LOW must be used when issuing this command.) - 8) Issue a Mode Register Set command for DLL reset. - (To issue DLL Reset command, provide HIGH to A8 and LOW to BA0-BA2, and A13-A15.) - 9) Issue a precharge all command. - 10) Issue 2 or more auto-refresh commands. - 11) Issue a MRS command with LOW to A8 to initialize device operation. (i.e. to program operating parameters - 12) At least 200 clocks after step 8), execute OCD Calibration (Off Chip Driver impedance adjustment). If OCD calibration is not used, EMRS to EMR(1) to set OCD Calibration Default (A9=A8=A7=HIGH) followed by EMRS to EMR(1) to exit OCD Calibration Mode (A9=A8=A7=LOW) must be issued with other operating parameters of EMR(1). - 13) The DDR2 SDRAM is now ready for normal operation. - \*1: To guarantee ODT off, VREF must be valid and a LOW level must be applied to the ODT pin. ## 3.2 Mode Register Set (MRS) The mode register stores the data for controlling the various operating modes of DDR2 SDRAM. | BA2 | BA1 | BA0 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |-----|-----|-----|-----|-----|-----|-----|----|-----|----|----|----|----|----|----|----|----| | 01) | 0 | 0 | 01) | PD | | WR | | DLL | TM | | CL | | ВТ | | BL | | | | | TABLE 10 Mode Register Definition, BA <sub>2:0</sub> = 000 <sub>B</sub> | |-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Field | Bits | Description | | PD | 12 | Active Power-Down Mode Select 0 <sub>B</sub> PD Fast exit 1 <sub>B</sub> PD Slow exit | | WR | [11:9] | Write Recovery <sup>2)</sup> Note: All other bit combinations are illegal. 001 <sub>B</sub> WR 2 010 <sub>B</sub> WR 3 011 <sub>B</sub> WR 4 100 <sub>B</sub> WR 5 101 <sub>B</sub> WR 6 110 <sub>B</sub> WR 7 111 <sub>B</sub> WR 8 | | DLL | 8 | DLL Reset 0 <sub>B</sub> DLL No 1 <sub>B</sub> DLL Yes | | ТМ | 7 | Test Mode 0 <sub>B</sub> TM Normal Mode 1 <sub>B</sub> TM Vendor specific test mode | | Field | Bits | Description | |-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CL | [6:4] | CAS Latency <sup>3)</sup> Note: All other bit combinations are illegal. 011 <sub>B</sub> CL 3 100 <sub>B</sub> CL 4 101 <sub>B</sub> CL 5 110 <sub>B</sub> CL 6 1111 <sub>B</sub> CL 7 | | ВТ | 3 | Burst Type 0 <sub>B</sub> BT Sequential 1 <sub>B</sub> BT Interleaved | | BL | [2:0] | Burst Length Note: All other bit combinations are illegal. 010 <sub>B</sub> BL 4 011 <sub>B</sub> BL 8 | - 1) BA2 and A13 are reserved for future use and must be set to 0 when programming the MR. - 2) Number of clock cycles for write recovery during auto-precharge. WR in clock cycles is calculated by dividing $t_{WR}$ (in ns) by $t_{CK}$ (in ns) and rounding up to the next integer: WR [cycles] $\geq t_{WR}$ (ns) / $t_{CK}$ (ns). The mode register must be programmed to fulfill the minimum requirement for the analogue $t_{WR}$ timing. WR<sub>MIN</sub> is determined by $t_{CK.MIX}$ and WR<sub>MAX</sub> is determined by $t_{CK.MIN}$ .3) speed bin determined. - 3) speed bin determined. ## 3.3 Extended Mode Register EMR(1) The Extended Mode Register EMR(1) stores the data for enabling or disabling the DLL, output driver strength, additive latency, OCD program, ODT, DQS and output buffers disable, RDQS and RDQS enable. | BA2 | BA1 | вао | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |-----------------|-----|-----|-----|------|------|-----|-----|---------|----|-----|----|----|----|-----|-----|-----| | 0 <sup>1)</sup> | 0 | 1 | 01) | Qoff | RDQS | DQS | OCD | Prograr | n | Rtt | | AL | | Rtt | DIC | DLL | | | | TABLE 44 | |----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | TABLE 11 Extended Mode Register Definition, BA <sub>2:0</sub> = 001 <sub>B</sub> | | Field | Bits | Description | | Qoff | 12 | Output Disable 5) 0 <sub>B</sub> QOff Output buffers enabled 1 <sub>B</sub> QOff Output buffers disabled | | RDQS | 11 | Read Data Strobe Output (RDQS, RDQS) 6) 0 <sub>B</sub> RDQS Disable 1 <sub>B</sub> RDQS Enable | | DQS | 10 | Complement Data Strobe (DQS Output) 0 <sub>B</sub> DQS Enable 1 <sub>B</sub> DQS Disable | | OCD<br>Program | [9:7] | Off-Chip Driver Calibration Program 000 <sub>B</sub> OCD OCD calibration mode exit, maintain setting 001 <sub>B</sub> OCD Drive (1) 010 <sub>B</sub> OCD Drive (0) 100 <sub>B</sub> OCD Adjust mode <sup>3)</sup> 111 <sub>B</sub> OCD OCD calibration default <sup>4)</sup> | | AL | [5:3] | Additive Latency Note: All other bit combinations are illegal. 000 <sub>B</sub> AL 0 001 <sub>B</sub> AL 1 010 <sub>B</sub> AL 2 011 <sub>B</sub> AL 3 100 <sub>B</sub> AL 4 101 <sub>B</sub> AL 5 110 <sub>B</sub> AL 6 | | Field | Bits | Description | |-----------------|------|---------------------------------------------------------------------------------------------------------------------------------| | R <sub>TT</sub> | 6,2 | Nominal Termination Resistance of ODT | | | | 00 <sub>B</sub> RTT ∞ (ODT disabled)<br>01 <sub>B</sub> RTT 75 Ohm<br>10 <sub>B</sub> RTT 150 Ohm<br>11 <sub>B</sub> RTT 50 Ohm | | DIC | 1 | Off-chip Driver Impedance Control 0 <sub>B</sub> DIC Full (Driver Size = 100%) 1 <sub>B</sub> DIC Reduced | | DLL | 0 | DLL Enable 0 <sub>B</sub> DLL Enable 1 <sub>B</sub> DLL Disable | - 1) BA2 and A13 are reserved for future use and must be set to 0 when programming the EMR(1). - 2) Optional for DDR2-400/533/667, mandatory for DDR2-800. - 3) When Adjust mode is issued, AL from previously set value must be applied. - 4) After setting to default, OCD calibration mode needs to be exited by setting A9-A7 to 000. - 5) Output disabled DQs, DQSs, DQSs, RDQS, RDQS. This feature is used in conjunction with DIMM IDD measurements when IDDQ is not desired to be included. - 6) If RDQS is enabled, the DM function is disabled. RDQS is active for reads and don't care for writes. ### 3.4 Extended Mode Register EMR(2) The Extended Mode Registers EMR(2) control refresh related feature. | BA2 | BA1 | BA0 | A13 | A12 | A11 | A10 | A9 | A8 | Α7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |-----|-----|-----|-----|--------|-------|---------------------------|----|----|-----|----|-----------------|----|-----------------|----|------|----| | 01) | 1 | 0 | | T<br>L | l<br> | 1<br>0 <sup>1)</sup><br>1 | l | | SRF | | 0 <sup>1)</sup> | | 0 <sup>1)</sup> | | PASR | | | | | TABLE 42 | |-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | TABLE 12 | | | | EMR(2) Programming Extended Mode Register Definition, BA <sub>2:0</sub> =010 <sub>B</sub> | | Field | Bits | Description | | SRF | 7 | Address Bus, High Temperature Self Refresh Rate for $T_{\text{CASE}} > 85 ^{\circ}\text{C}$ | | | | 0 <sub>B</sub> A7 disable<br>1 <sub>B</sub> A7 enable <sup>2)</sup> | | PASR | [2:0] | Partial Self Refresh for 8 banks <sup>31</sup> 000 <sub>B</sub> Full array (Banks 000 <sub>B</sub> - 111 <sub>B</sub> ) 001 <sub>B</sub> Half Array(Banks 000 <sub>B</sub> - 001 <sub>B</sub> ) 010 <sub>B</sub> Quarter Array(Banks 000 <sub>B</sub> ) 011 <sub>B</sub> 1/8th array (Banks 000 <sub>B</sub> ) 100 <sub>B</sub> 3/4 array(Banks 010 <sub>B</sub> - 111 <sub>B</sub> ) 101 <sub>B</sub> Half array(Banks 100 <sub>B</sub> - 111 <sub>B</sub> ) 110 <sub>B</sub> Quarter array(Banks 110 <sub>B</sub> - 111 <sub>B</sub> ) 111 <sub>B</sub> 1/8th array(Banks 111 <sub>B</sub> ) | - 1) BA2 and A6-A3, A13-A8 are reserved for future use and must be set to 0 when programming the EMR(2). - 2) When DRAM is operated at 85°C ≤ TCase ≤ 95°C the extended self refresh rate must be enabled by setting bit A7 to 1 before the self refresh mode can be entered. - 3) If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the specified self refresh location may get lost if self refresh is entered. During non-self-refresh operation, data integrity will be maintained if tREFI conditions are met. ### 3.5 Extended Mode Register EMR(3) The Extended Mode Register EMR(3) is reserved for future use and all bits except BA0 and BA1 must be programmed to 0 when setting the mode register during initialization. | | TABLE 13 EMR(3) Programming Extended Mode Register Definition, BA <sub>2:0</sub> =011 <sub>B</sub> | | | | | | | | | | | | | | | | |-----|----------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|----|----|----|-----|----|----|----|----|----|----| | BA2 | BA1 | вао | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 01) | 1 | 1 | | • | • | • | • | • | • | 01) | • | • | | • | • | | <sup>1)</sup> All bits in EMR(3) except BA0 and BA1 are reserved for future use and must be set to 0 when programming the EMR(3). ### 3.6 Burst Mode Operation | | | | TABLE 14 Burst Length and Sequence | |--------------|--------------------------------|---------------------------------|------------------------------------| | Burst Length | Starting Address<br>(A2 A1 A0) | Sequential Addressing (decimal) | Interleave Addressing (decimal) | | 4 | ×0 0 | 0, 1, 2, 3 | 0, 1, 2, 3 | | | ×0 1 | 1, 2, 3, 0 | 1, 0, 3, 2 | | | ×1 0 | 2, 3, 0, 1 | 2, 3, 0, 1 | | | ×1 1 | 3, 0, 1, 2 | 3, 2, 1, 0 | | 8 | 000 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | 0 0 1 | 1, 2, 3, 0, 5, 6, 7, 4 | 1, 0, 3, 2, 5, 4, 7, 6 | | | 0 1 0 | 2, 3, 0, 1, 6, 7, 4, 5 | 2, 3, 0, 1, 6, 7, 4, 5 | | | 0 1 1 | 3, 0, 1, 2, 7, 4, 5, 6 | 3, 2, 1, 0, 7, 6, 5, 4 | | | 100 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | 1 0 1 | 5, 6, 7, 4, 1, 2, 3, 0 | 5, 4, 7, 6, 1, 0, 3, 2 | | | 110 | 6, 7, 4, 5, 2, 3, 0, 1 | 6, 7, 4, 5, 2, 3, 0, 1 | | | 111 | 7, 4, 5, 6, 3, 0, 1, 2 | 7, 6, 5, 4, 3, 2, 1, 0 | ## 4 Truth Tables The truth tables in this chapter summarize the commands and the signal coding to control a standard Double-Data-Rate-Two SDRAM. | | | | | | | | | | Com | | BLE 15 | |------------------------------|-------------------|------------------|----|-----|-----|----|------------|----------|-----|--------|------------------------| | Function | CKE | | cs | RAS | CAS | WE | BA0 | A[13:11] | A10 | A[9:0] | Note <sup>1)2)3)</sup> | | | Previous<br>Cycle | Current<br>Cycle | | | | | BA1<br>BA2 | | | | | | (Extended) Mode Register Set | Н | Н | L | L | L | L | ВА | OP Code | | | 4)5)6) | | Auto-Refresh | Н | Н | L | L | L | Н | Х | Х | Х | Х | 4) | | Self-Refresh Entry | Н | L | L | L | L | Н | Х | Х | Х | Х | 4)7) | | Self-Refresh Exit | | | Н | Χ | Χ | Х | ., | v | ., | | 4)7)8) | | | L | Н | L | Н | Н | Н | Х | Х | Х | X | | | Single Bank Precharge | Н | Н | L | L | Н | L | ВА | Х | L | Х | 4)5) | | Precharge all Banks | Н | Н | L | L | Н | L | Х | Х | Н | Х | 4)5) | | Bank Activate | Н | Н | L | L | Н | Н | ВА | Row Addr | ess | | 4)5) | | Write | Н | Н | L | Н | L | L | ВА | Column | L | Column | 4)5)9) | | Write with Auto-Precharge | Н | Н | L | Н | L | L | ВА | Column | Н | Column | 4)5)9) | | Read | Н | Н | L | Н | L | Н | ВА | Column | L | Column | 4)5)9) | | Read with Auto-Precharge | Н | Н | L | Н | L | Н | ВА | Column | Н | Column | 4)5)9) | | No Operation | Н | Х | L | Н | Н | Н | Х | Х | Х | Х | 4) | | Device Deselect | Н | Х | Н | Χ | Х | Х | Х | Х | Х | Х | 4) | | Power Down Entry | | | Н | Х | Х | Х | ,, | v | V | . · | 4)10) | | | Н | L | L | Н | Н | Н | Х | X | Х | X | | | Power Down Exit | | | Н | Χ | Х | Х | \ <u>'</u> | V | V | . · | 4)10) | | | L | Н | L | Н | Н | Н | Х | Х | Х | X | | - 1) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 2) "X" means H or L (but a defined logic level). - 3) Operation that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 4) All DDR2 SDRAM commands are defined by states of $\overline{CS}$ , $\overline{WE}$ , $\overline{RAS}$ , $\overline{CAS}$ and CKE at the rising edge of the clock. - 5) Bank addresses BA[2:0] determine which bank is to be operated upon. For (E)MRS BA[2:0] selects an (Extended) Mode Register. - 6) All banks must be in a precharged idle state, CKE must be high at least for $t_{\rm XP}$ and all read/write bursts must be finished before the (Extended) Mode Register set Command is issued. - 7) $V_{\rm REF}$ must be maintained during Self Refresh operation. - 8) Self Refresh Exit is asynchronous. - 9) Burst reads or writes at BL = 4 cannot be terminated. - 10) The Power Down Mode does not perform any refresh operations. The duration of Power Down is therefore limited by the refresh requirements. | TABLE 16 Clock Enable (CKE) Truth Table for Synchronous Transitions | | | | | | | | | |---------------------------------------------------------------------|------------------------------------|---------------------------------|-----------------------------------------|-------------------------------|----------------------|--|--|--| | Current State <sup>1)</sup> | CKE | | Command | Action (N) <sup>2)</sup> | Note <sup>4)5)</sup> | | | | | | Previous Cycle <sup>6)</sup> (N-1) | Current Cycle <sup>6)</sup> (N) | (N) <sup>2)3)</sup> RAS, CAS, WE,<br>CS | | | | | | | Power-Down | L | L | Х | Maintain Power-Down | 7)8)11) | | | | | | L | Н | DESELECT or NOP | Power-Down Exit | 7)9)10)11) | | | | | Self Refresh | L | L | X | Maintain Self Refresh | 8)11)12) | | | | | | L | Н | DESELECT or NOP | Self Refresh Exit | 9)11)12)13)14) | | | | | Bank(s) Active | Н | L | DESELECT or NOP | Active Power-Down Entry | 7)9)10)11)15) | | | | | All Banks Idle | Н | L | DESELECT or NOP | Precharge Power-Down<br>Entry | 7)9)10)11)15) | | | | | | Н | L | AUTOREFRESH | Self Refresh Entry | 7)11)14)16) | | | | | Any State other than listed above | Н | Н | Refer to the Command | Truth Table | 17) | | | | - 1) Current state is the state of the DDR2 SDRAM immediately prior to clock edge N. - 2) Command (N) is the command registered at clock edge N, and Action (N) is a result of Command (N). - 3) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. . - 4) CKE must be maintained HIGH while the device is in OCD calibration mode. - 5) Operation that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 6) CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge. - 7) The Power-Down Mode does not perform any refresh operations. The duration of Power-Down Mode is therefore limited by the refresh requirements. - 8) "X" means "don't care (including floating around $V_{\mathsf{REF}}$ )" in Self Refresh and Power Down. However ODT must be driven HIGH or LOW in Power Down if the ODT function is enabled (Bit A2 or A6 set to 1 in EMRS(1)). - 9) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - 10) Valid commands for Power-Down Entry and Exit are NOP and DESELECT only. - 11) $t_{\text{CKE,MIN}}$ of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of $t_{\text{IS}} + 2 \times t_{\text{CK}} + t_{\text{IH}}$ . - 12) $V_{\mathrm{REF}}$ must be maintained during Self Refresh operation. - 13) On Self Refresh Exit DESELECT or NOP commands must be issued on every clock edge occurring during the $t_{\rm XSNR}$ period. Read commands may be issued only after $t_{\rm XSRD}$ (200 clocks) is satisfied. - 14) Valid commands for Self Refresh Exit are NOP and DESELCT only. - 15) Power-Down and Self Refresh can not be entered while Read or Write operations, (Extended) mode Register operations, Precharge or Refresh operations are in progress. - 16) Self Refresh mode can only be entered from the All Banks Idle state. - 17) Must be a legal command as defined in the Command Truth Table. | TABLE 1 | | | | | | |---------------------------|----|-------|------|--|--| | Data Mask (DM) Truth Tabl | | | | | | | Name (Function) | DM | DQs | Note | | | | Write Enable | L | Valid | 1) | | | | Write Inhibit | Н | Х | | | | <sup>1)</sup> Used to mask write data; provided coincident with the corresponding data. ## 5 Electrical Characteristics This chapter describes the Electrical Characteristics. ### 5.1 Absolute Maximum Ratings Caution is needed not to exceed absolute maximum ratings of the DRAM device listed in Table 18 at any time. | | | | Absol | | ABLE 1 | | |------------------|-------------------------------------------------------|--------|--------|----|--------|--| | Symbol | Parameter | Rating | Rating | | Note | | | | | Min. | Max. | | | | | $V_{DD}$ | Voltage on $V_{\rm DD}$ pin relative to $V_{\rm SS}$ | -1.0 | +2.3 | V | 1) | | | $V_{DDQ}$ | Voltage on $V_{\rm DDQ}$ pin relative to $V_{\rm SS}$ | -0.5 | +2.3 | V | 1)2) | | | DDL | Voltage on $V_{\rm DDL}$ pin relative to $V_{\rm SS}$ | -0.5 | +2.3 | V | 1)2) | | | $V_{IN},V_{OUT}$ | Voltage on any pin relative to $V_{\rm SS}$ | -0.5 | +2.3 | V | 1)3) | | | $T_{STG}$ | Storage Temperature | -55 | +150 | °C | 1)2) | | <sup>1)</sup> When $V_{\rm DD}$ and $V_{\rm DDQ}$ and $V_{\rm DDL}$ are less than 500 mV; $V_{\rm REF}$ may be equal to or less than 300 mV. VDD and VDDQ must be within 300mv of each other at all times; and VREF must be not greater than 0.6 x VDDQ. Attention: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. | TABLE 19 DRAM Component Operating Temperature Range | | | | | | | | |-----------------------------------------------------|-----------------------|--------|--------|----|------------------------|--|--| | Symbol | Parameter | Rating | Rating | | Note <sup>1)-4)</sup> | | | | | | Min. | Max. | | | | | | $T_{OPER}$ | Operating Temperature | 0 | +95 | °C | Commercial Temperature | | | | | | -40 | +95 | °C | Industrial Temperature | | | <sup>1)</sup> Operating Temperature is the case surface temperature on the center / top side of the DRAM. <sup>2)</sup> Storage Temperature is the case surface temperature on the center/top side of the DRAM. <sup>3)</sup> Voltage on any input or I/O may not exceed voltage on VDDQ. <sup>2)</sup> The operating temperature range are the temperatures where all DRAM specification will be supported. <sup>3)</sup> Above 85 °C the Auto-Refresh command interval has to be reduced to $t_{\text{REFI}}$ = 3.9 $\mu$ s. <sup>4)</sup> When operating this product in the 85 °C to 95 °C $T_{CASE}$ temperature range, the High Temperature Self Refresh has to be enabled by setting EMR(2) bit A7 to 1. When the High Temperature Self Refresh is enabled there is an increase of $I_{DD6}$ by approximately 50%. #### 5.2 DC Characteristics | | | <br>R | ecommended I | DC Operating Co | | BLE 20<br>(SSTL 18 | |-----------|---------------------------|------------------------------|---------------------|------------------------------|---|--------------------| | Symbol | Parameter | Rating | | | | | | | | Min. | Тур. | Max. | | | | $V_{DD}$ | Supply Voltage | 1.7 | 1.8 | 1.9 | V | 1)5) | | $V_{DDL}$ | Supply Voltage for DLL | 1.7 | 1.8 | 1.9 | V | 1) | | $V_{DDQ}$ | Supply Voltage for Output | 1.7 | 1.8 | 1.9 | V | 1)5) | | $V_{REF}$ | Input Reference Voltage | $0.49 imes V_{ extsf{DDQ}}$ | $0.5 imes V_{DDQ}$ | $0.51 imes V_{ extsf{DDQ}}$ | V | 2)3) | | $V_{TT}$ | Termination Voltage | $V_{\sf REF} - 0.04$ | $V_{REF}$ | $V_{\sf REF}$ + 0.04 | V | 4) | - 1) $V_{\rm DDQ}$ tracks with $V_{\rm DD}$ , $V_{\rm DDL}$ tracks with $V_{\rm DD}$ . AC parameters are measured with $V_{\rm DD}$ , $V_{\rm DDQ}$ and $V_{\rm DDL}$ tied together. - 2) The value of $V_{\text{REF}}$ may be selected by the user to provide optimum noise margin in the system. Typically the value of $V_{\text{REF}}$ is expected to be about 0.5 $\times V_{\text{DDQ}}$ of the transmitting device and $V_{\text{REF}}$ is expected to track variations in $V_{\text{DDQ}}$ . - 3) Peak to peak ac noise on $V_{\rm REF}$ may not exceed $\pm 2\%~V_{\rm REF}$ (dc) - 4) $V_{\rm TT}$ is not applied directly to the device. $V_{\rm TT}$ is a system supply for signal termination resistors, is expected to be set equal to $V_{\rm REF}$ , and must track variations in die dc level of $V_{\rm REF}$ . - 5) There is no specific device VDD supply voltage requirement for SSTL\_18 compliance. However under all conditions VDDQ must be less than or equal to VDD. | | OD | T DC E | Electric | | | E 21 | |-------------------------------------------------------------------------|-------------------------------------------|--------|----------|-------|------|------| | Parameter / Condition | Symbol | Min. | Nom. | Max. | Unit | Note | | Termination resistor impedance value for EMRS(1)[A6,A2] = [0,1]; 75 Ohm | Rtt1(eff) | 60 | 75 | 90 | Ω | 1) | | Termination resistor impedance value for EMRS(1)[A6,A2] =[1,0]; 150 Ohm | Rtt2(eff) | 120 | 150 | 180 | Ω | 1) | | Termination resistor impedance value for EMRS(1)(A6,A2)=[1,1]; 50 Ohm | Rtt3(eff) | 40 | 50 | 60 | Ω | 1)2) | | Deviation of V <sub>M</sub> with respect to V <sub>DDQ</sub> / 2 | $\mathrm{delta}\;\mathrm{V}_{\mathrm{M}}$ | -6.00 | _ | +6.00 | % | 3) | <sup>1)</sup> Measurement Definition for Rtt(eff): Apply $V_{IH(ac)}$ and $V_{IL(ac)}$ to test pin separately, then measure current $I(V_{IHac})$ and $I(V_{ILac})$ respectively. Rtt(eff) = $(V_{IH(ac)} - V_{IL(ac)})$ / $(I(V_{IHac}) - I(V_{ILac}))$ . 2) Optional for DDR2-667, mandatory for DDR2-800. | | | | | | BLE 22 | |----------|--------------------------------------------------------------|------------|------|-----------------|--------| | Symbol | Parameter / Condition | Min. | Max. | Leakage<br>Unit | Note | | $I_{L}$ | Input Leakage Current; any input 0 V < $V$ IN < $V_{\rm DD}$ | -2 | +2 | μΑ | 1) | | $I_{OZ}$ | Output Leakage Current; 0 V < VOUT < $V_{\rm DDQ}$ | <b>-</b> 5 | +5 | μΑ | 2) | <sup>1)</sup> All other pins not under test = 0 V <sup>3)</sup> Measurement Definition for VM: Turn ODT on and measure voltage (VM) at test pin (midpoint) with no load: delta V<sub>M</sub> = ((2 x V<sub>M</sub> / V<sub>DDQ</sub>) - 1) x 100% <sup>2)</sup> DQ's, LDQS, LDQS, UDQS, UDQS, DQS, DQS, RDQS, RDQS are disabled and ODT is turned off #### 5.3 DC & AC Characteristics DDR2 SDRAM pin timing are specified for either single ended or differential mode depending on the setting of the EMRS(1) "Enable $\overline{\text{DQS}}$ " mode bit; timing advantages of differential mode are realized in system design. The method by which the DDR2 SDRAM pin timing are measured is mode dependent. In single ended mode, timing relationships are measured relative to the rising or falling edges of DQS crossing at $V_{\text{REF}}$ . In differential mode, these timing relationships are measured relative to the crosspoint of DQS and its complement, $\overline{DQS}$ . This distinction in timing methods is verified by design and characterization but not subject to production test. In single ended mode, the $\overline{DQS}$ (and $\overline{RDQS}$ ) signals are internally disabled and don't care. | | | | DC & AC Logic | TABLE 23 | |--------------|---------------------|-----------------------------------|---------------------------|----------| | Symbol | Parameter | DDR2-667, DDR2- | Units | | | | | Min. | Max. | | | $V_{IH(dc)}$ | DC input logic HIGH | V <sub>REF</sub> + 0.125 | $V_{\rm DDQ} + 0.3^{1)}$ | V | | $V_{IL(dc)}$ | DC input LOW | -0.3 | V <sub>REF</sub> - 0.125 | V | | $V_{IH(ac)}$ | AC input logic HIGH | $V_{\sf REF}$ + 0.200 | $V_{DDQ} + V_{PEAK}^{2)}$ | V | | $V_{IL(ac)}$ | AC input LOW | $V_{\rm SSQ} - V_{\rm PEAK}^{2)}$ | $V_{\sf REF} - 0.200$ | V | <sup>1)</sup> VDDQ + 300mV allowed provided 1.9V is not exceeded. <sup>2)</sup> Refer to Overshoot/undershoot specification. for Vpeak value: maximum peak amplitude allowed for overshoot and undershoot. | TABL Single-ended AC Input Test Cond | | | | | | | |--------------------------------------|-----------------------------------------|--------------------------|--------|-------|--|--| | Symbol | Condition | Value | Unit | Notes | | | | $V_{REF}$ | Input reference voltage | $0.5 \times V_{\rm DDQ}$ | V | 1) | | | | $V_{\sf SWING.MAX}$ | Input signal maximum peak to peak swing | 1.0 | V | 1) | | | | SLEW | Input signal minimum Slew Rate | 1.0 | V / ns | 2)3) | | | <sup>1)</sup> Input waveform timing is referenced to the input signal crossing through the $V_{\rm RFF}$ level applied to the device under test. <sup>2)</sup> The input signal minimum Slew Rate is to be maintained over the range from $V_{\rm IH(ac),MIN}$ to $V_{\rm REF}$ for rising edges and the range from $V_{\rm REF}$ to $V_{\rm IL(ac),MAX}$ for falling edges as shown in **Figure 3**. <sup>3)</sup> AC timings are referenced with input waveforms switching from $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$ on the positive transitions and $V_{\rm IH(ac)}$ to $V_{\rm IL(ac)}$ on the negative transitions. #### TABLE 25 Differential DC and AC Input and Output Logic Level Max. Unit **Symbol** Min. **Parameter Notes** 1)6) $V_{\mathsf{IN(dc)}}$ DC input signal voltage -0.3 $V_{\mathsf{DDQ}}$ + 0.3 DC differential input voltage 0.25 $V_{\rm DDO} + 0.3$ $V_{\mathrm{ID(dc)}}$ 3)7) AC differential input voltage $V_{DDQ}$ + Vpeak $V_{\mathsf{ID}(\mathsf{ac})}$ 4) $V_{ m IX(ac)}$ AC differential cross point input voltage $0.5 \times V_{\rm DDQ} - 0.175$ $0.5 \times V_{\rm DDQ} + 0.175$ ٧ 5) AC differential cross point output voltage $0.5 \times V_{\rm DDO} - 0.125$ $0.5 \times V_{\rm DDO} + 0.125$ $V_{\mathsf{OX(ac)}}$ - 1) $V_{\text{IN(dc)}}$ specifies the allowable DC execution of each input of differential pair such as CK, $\overline{\text{CK}}$ , DQS, $\overline{\text{DQS}}$ etc. - 2) $V_{\rm ID(dc)}$ specifies the input differential voltage $V_{\rm TR}-V_{\rm CP}$ required for switching. The minimum value is equal to $V_{\rm IH(dc)}-V_{\rm IL(dc)}$ . - 3) $V_{\rm ID(ac)}$ specifies the input differential voltage $V_{\rm TR} V_{\rm CP}$ required for switching. The minimum value is equal to $V_{\rm IH(ac)} V_{\rm IL(ac)}$ - 4) The value of $V_{\rm IX(ac)}$ is expected to equal $0.5 \times V_{\rm DDQ}$ of the transmitting device and $V_{\rm IX(ac)}$ is expected to track variations in $V_{\rm DDQ}$ . $V_{\rm IX(ac)}$ indicates the voltage at which differential input signals must cross. - 5) The value of VOX(ac) is expected to equal 0.5 × VDDQ of the transmitting device and VOX(ac) is expected to track variations in VDDQ. VOX(ac) indicates the voltage at which differential input signals must cross. - 6) VDDQ + 300mV allowed provided 1.9V is not exceeded. - 7) Refer to Overshoot/undershoot specification. for Vpeak value: maximum peak amplitude allowed for overshoot and undershoot. #### 5.4 Output Buffer Characteristics This chapter describes the Output Buffer Characteristics. | | | | SSTL_18 Output | TABLE 26 DC Current Drive | |----------|----------------------------------|---------|----------------|---------------------------| | Symbol | Parameter | SSTL_18 | Unit | Notes | | $I_{OH}$ | Output Minimum Source DC Current | -13.4 | mA | 1)2)4) | | $I_{OL}$ | Output Minimum Sink DC Current | 13.4 | mA | 2)3)4) | - 1) $V_{\rm DDQ} = 1.7 \ {\rm V}; V_{\rm OUT} = 1.42 \ {\rm V}. \ (V_{\rm OUT} V_{\rm DDQ}) \ / \ I_{\rm OH} \ {\rm must} \ {\rm be} \ {\rm less} \ {\rm than} \ 21 \ \Omega \ {\rm for} \ {\rm values} \ {\rm of} \ V_{\rm OUT} \ {\rm between} \ V_{\rm DDQ} \ {\rm and} \ V_{\rm DDQ} \ 280 \ {\rm mV}.$ - 2) The values of $I_{\text{OH(dc)}}$ and $I_{\text{OL(dc)}}$ are based on the conditions given in <sup>1)</sup> and <sup>3)</sup>. They are used to test drive current capability to ensure $V_{\text{IH.MIN}}$ plus a noise margin and $V_{\text{IL.MAX}}$ minus a noise margin are delivered to an SSTL\_18 receiver. The actual current values are derived by shifting the desired driver operating points along 21 Ohm load line to define a convenient current for measurement. - 3) $V_{\rm DDQ} = 1.7 \, \rm V; V_{\rm OUT} = 280 \, mV. \, V_{\rm OUT} / I_{\rm OL}$ must be less than 21 Ohm for values of $V_{\rm OUT}$ between 0 V and 280 mV. - 4) The dc value of $V_{REF}$ applied to the receiving device is set $V_{TL}$ | | | 2271 42.0 | | BLE 27 | |-----------|-------------------------------------------|---------------------|-----------|--------| | Symbol | Parameter | SSTL_18 Outp | Unit Unit | Note | | $V_{OTR}$ | Output Timing Measurement Reference Level | $0.5 imes V_{DDQ}$ | V | | | | | | | OCD Defa | TAE | BLE 28 cteristics | |-----------|------------------------------------------------|--------------------------------------------------|---------|----------|--------|-------------------| | Symbol | Description | Min. | Nominal | Max. | Unit | Notes | | _ | Output Impedance | See full strength default driver characteristics | | | Ω | 1)2) | | _ | Pull-up / Pull down mismatch | 0 | _ | 4 | Ω | 1)2)3) | | _ | Output Impedance step size for OCD calibration | 0 | _ | 1.5 | Ω | 4) | | $S_{OUT}$ | Output Slew Rate | 1.5 | _ | 5.0 | V / ns | 1)5)6) | - 1) $V_{\rm DDQ}$ = 1.8 V $\pm$ 0.1 V; $V_{\rm DD}$ = 1.8 V $\pm$ 0.1 V - 2) Impedance measurement condition for output source dc current: $V_{\rm DDQ}$ = 1.7 V, $V_{\rm OUT}$ = 1420 mV; $(V_{\rm OUT} V_{\rm DDQ})$ / $I_{\rm OH}$ must be less than 23.4 ohms for values of $V_{\rm OUT}$ between $V_{\rm DDQ}$ and $V_{\rm DDQ}$ 280 mV. Impedance measurement condition for output sink dc current: $V_{\rm DDQ}$ = 1.7 V; $V_{\rm OUT}$ = -280 mV; $V_{\rm OUT}$ / $I_{\rm OL}$ must be less than 23.4 Ohms for values of $V_{\rm OUT}$ between 0 V and 280 mV. - 3) Mismatch is absolute value between pull-up and pull-down, both measured at same temperature and voltage. - 4) This represents the step size when the OCD is near 18 ohms at nominal conditions across all process parameters and represents only the DRAM uncertainty. A 0 Ohm value (no calibration) can only be achieved if the OCD impedance is 18 ± 0.75 Ohms under nominal conditions. - 5) The absolute value of the Slew Rate as measured from DC to DC is equal to or greater than the Slew Rate as measured from AC to AC. This is verified by design and characterization but not subject to production test. - 6) Timing skew due to DRAM output Slew Rate mis-match between DQS / DQS and associated DQ's is included in t<sub>DQSQ</sub> and t<sub>QHS</sub> specification. ## 5.5 Input / Output Capacitance This chapter contains the Input / Output Capacitance. | TABLE : Input / Output Capacitan | | | | | | | | | | |----------------------------------|-----------------------------------------------------|-------|------|--------|------|-----------|------|------|--| | Symbol | Parameter | DDR2- | 667 | DDR2-8 | 300 | DDR2-1066 | | Unit | | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | | CCK | Input capacitance, CK and CK | 1.0 | 2.0 | 1.0 | 2.0 | 1.0 | 2.0 | pF | | | CDCK | Input capacitance delta, CK and CK | _ | 0.25 | _ | 0.25 | _ | 0.25 | pF | | | CI | Input capacitance, all other input-only pins | 1.0 | 2.0 | 1.0 | 1.75 | 1.0 | 1.75 | pF | | | CDI | Input capacitance delta, all other input- only pins | _ | 0.25 | _ | 0.25 | _ | 0.25 | pF | | | CIO | Input/output capacitance, DQ, DM, DQS, DQS | 2.5 | 3.5 | 2.5 | 3.5 | 2.5 | 3.5 | pF | | | CDIO | Input/output capacitance delta, DQ, DM, DQS, DQS | _ | 0.5 | _ | 0.5 | _ | 0.5 | pF | | ### 5.6 Overshoot and Undershoot Specification This chapter contains Overshoot and Undershoot Specification. | AC Oversho | ot / Undershoo | ot Specification | <b>TA</b><br>for Address and Co | ABLE 30 ontrol Pins | |----------------------------------------------------|----------------|------------------|---------------------------------|---------------------| | Parameter | DDR2-667 | DDR2-800 | DDR2-1066 | Unit | | Maximum peak amplitude allowed for overshoot area | 0.5 | 0.5 | 0.5 | V | | Maximum peak amplitude allowed for undershoot area | 0.5 | 0.5 | 0.5 | V | | Maximum overshoot area above $V_{\mathrm{DD}}$ | 0.8 | 0.66 | 0.5 | V-ns | | Maximum undershoot area below $V_{\rm SS}$ | 0.8 | 0.66 | 0.5 | V-ns | | AC Overshoot / Und | lershoot Specifi | cation for Clock | | TABLE 31 nd Mask Pins | |----------------------------------------------------|------------------|------------------|-----------|-----------------------| | Parameter | DDR2-667 | DDR2-800 | DDR2-1066 | Unit | | Maximum peak amplitude allowed for overshoot area | 0.5 | 0.5 | 0.5 | V | | Maximum peak amplitude allowed for undershoot area | 0.5 | 0.5 | 0.5 | V | | Maximum overshoot area above $V_{\mathrm{DDQ}}$ | 0.23 | 0.23 | 0.19 | V-ns | | Maximum undershoot area below $V_{\rm SSQ}$ | 0.23 | 0.23 | 0.19 | V-ns | # 6 Currents Measurement Conditions This chapter describes the Current Measurement, Specifications and Conditions. | | ТАІ | 3LE 32 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------| | I <sub>np.</sub> Measu | | | | | | Note <sup>1)-7)</sup> | | Parameter | Symbol | Note | | Operating Current - One bank Active - Precharge | $I_{DD0}$ | | | $t_{\text{CK}} = t_{\text{CK(IDD)}}, \ t_{\text{RC}} = t_{\text{RC(IDD)}}, \ t_{\text{RAS}} = t_{\text{RAS.MIN(IDD)}}, \ \text{CKE}$ is HIGH between valid commands. Address and control inputs are switching; Databus inputs are switching. | | | | Operating Current - One bank Active - Read - Precharge | $I_{DD1}$ | | | $I_{\text{OUT}} = 0 \text{ mA}$ , BL = 4, $t_{\text{CK}} = t_{\text{CK(IDD)}}$ , $t_{\text{RC}} = t_{\text{RC(IDD)}}$ , $t_{\text{RAS}} = t_{\text{RAS.MIN(IDD)}}$ , $t_{\text{RCD}} = t_{\text{RCD(IDD)}}$ , AL = 0, CL = CL(IDD); CKE is HIGH, $\overline{\text{CS}}$ is HIGH between valid commands. Address and control inputs are switching; Databus inputs are switching. | | | | Precharge Power-Down Current All banks idle; CKE is LOW; $t_{\text{CK}} = t_{\text{CK(IDD)}}$ ;Other control and address inputs are stable; Data bus inputs are floating | $I_{DD2P}$ | | | Precharge Standby Current All banks idle; $\overline{CS}$ is HIGH; CKE is HIGH; $t_{CK} = t_{CK(IDD)}$ ; Other control and address inputs are switching, Data bus inputs are switching. | $I_{DD2N}$ | | | Precharge Quiet Standby Current All banks idle; $\overline{CS}$ is HIGH; CKE is HIGH; $t_{CK} = t_{CK(IDD)}$ ; Other control and address inputs are stable, Data bus inputs are floating. | $I_{DD2Q}$ | | | Active Power-Down Current | $I_{\mathrm{DD3P(0)}}$ | | | All banks open; $t_{CK} = t_{CK(IDD)}$ , CKE is LOW; Other control and address inputs are stable; Data bus inputs are floating. MRS A12 bit is set to 0 (Fast Power-down Exit). | 2201 (0) | | | Active Power-Down Current | $I_{\mathrm{DD3P(1)}}$ | | | All banks open; $t_{CK} = t_{CK(IDD)}$ , CKE is LOW; Other control and address inputs are stable, Data bus inputs are floating. MRS A12 bit is set to 1 (Slow Power-down Exit); | | | | Active Standby Current | $I_{DD3N}$ | | | All banks open; $t_{\text{CK}} = t_{\text{CK(IDD)}}$ ; $t_{\text{RAS}} = t_{\text{RAS.MAX(IDD)}}$ , $t_{\text{RP}} = t_{\text{RP(IDD)}}$ ; CKE is HIGH, $\overline{\text{CS}}$ is HIGH between valid commands. Address inputs are switching; Data Bus inputs are switching; | | | | Operating Current | $I_{\mathrm{DD4R}}$ | | | Burst Read: All banks open; Continuous burst reads; BL = 4; AL = 0, CL = $CL_{(IDD)}$ ; $t_{CK} = t_{CK(IDD)}$ ; $t_{RAS} = t_{CK(IDD)}$ | | | | $t_{\text{RAS.MAX.(IDD)}}, t_{\text{RP}} = t_{\text{RP(IDD)}}$ ; CKE is HIGH, CS is HIGH between valid commands. Address inputs are switching; Data Bus inputs are switching; $L_{\text{OUT}} = 0$ mA. | | | | Operating Current | $I_{DD4W}$ | | | Burst Write: All banks open; Continuous burst writes; BL = 4; AL = 0, CL = $CL_{(IDD)}$ ; $t_{CK} = t_{CK(IDD)}$ ; $t_{RAS} $t_{RAS$ | | | | $t_{\text{RAS.MAX(IDD)}}$ , $t_{\text{RP}} = t_{\text{RP(IDD)}}$ ; CKE is HIGH, CS is HIGH between valid commands. Address inputs are switching; Data Bus inputs are switching; | | | | Burst Refresh Current | $I_{\mathrm{DD5B}}$ | | | $t_{\text{CK}} = t_{\text{CK(IDD)}}$ , Refresh command every $t_{\text{RFC}} = t_{\text{RFC(IDD)}}$ interval, CKE is HIGH, CS <u>is</u> HIGH between valid commands, Other control and address inputs are switching, Data bus inputs are switching. | | | | Distributed Refresh Current | $I_{DD5D}$ | | | $t_{\rm CK}$ = $t_{\rm CK(IDD)}$ , Refresh command every $t_{\rm REFI}$ = 7.8 μs interval, CKE is LOW and CS is HIGH between valid commands, Other control and address inputs are switching, Data bus inputs are switching. | | | | Parameter | Symbol | Note | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------| | Self-Refresh Current CKE $\leq$ 0.2 V; external clock off, CK and $\overline{\text{CK}}$ at 0 V; Other control and address inputs are floating, Data bus inputs are floating. | $I_{DD6}$ | | | Operating Bank Interleave Read Current 1. All banks interleaving reads, $I_{\text{OUT}} = 0$ mA; BL = 4, CL = CL <sub>(IDD)</sub> , AL = $t_{\text{RCD(IDD)}}$ -1 $\times t_{\text{CK(IDD)}}$ ; $t_{\text{CK}} = t_{\text{CK(IDD)}}$ , $t_{\text{RC}} = t_{\text{RCD(IDD)}}$ , $t_{\text{RRD}} = t_{\text{RRD(IDD)}}$ ; tFAW = tFAW(IDD), Trcd = 1 x tck(IDD); CKE is HIGH, CS is HIGH between valid commands. Address bus inputs are stable during deselects; Data bus is switching. | $I_{\mathrm{DD7}}$ | | - 1) $V_{\rm DDQ} = 1.8 \text{ V} \pm 0.1 \text{ V}$ ; $V_{\rm DD} = 1.8 \text{ V} \pm 0.1 \text{ V}$ . - 2) $I_{\rm DD}$ specifications are tested after the device is properly initialized. - 3) $I_{\rm DD}$ parameter are specified with ODT disabled. - 4) Data Bus consists of DQ, DM, DQS, DQS, RDQS, RDQS, LDQS, LDQS, UDQS and UDQS. IDD values must be met with all combinations of EMRS bits 10 and 11. - 5) Definitions for $I_{\rm DD}$ , see **Table 33**. - 6) Timing parameter minimum and maximum values for $I_{\rm DD}$ current measurements are defined in Chapter 7. - 7) Input slew rate is specified by AC Parametric Test Condition. #### Detailed $I_{\mathrm{DD7}}$ The detailed timings are shown below for IDD7. Changes will be required if timing parameter changes are made to the specification. Legend: A = Active; RA = Read with Autoprecharge; D = Deselect. #### $I_{\mathrm{DD7}}$ : Operating Current: All Bank Interleave Read operation All banks are being interleaved at minimum $t_{RC,IDD}$ without violating $t_{RRD,IDD}$ and $t_{FAW,IDD}$ using a burst length of 4. Control and address bus inputs are STABLE during DESELECTs. IOUT = 0 mA. #### Timing Patterns for devices with 1KB page size #### Timing Patterns for devices with 2KB page size DDR2-667: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D A4 RA4 D D A5 RA5 D D A6 RA6 D D A7 RA7 D D D DDR2-800: A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D A4 RA4 D D A5 RA5 D D A6 RA6 D D A7 RA7 D D D D DDR2-1066: A0 RA0 D D D D A1 RA1 D D D D A2 RA2 D D D D A3 RA3 D D D D A4 RA4 D D D D D A5 RA5 D D D D A6 RA6 D D D D A7 RA7 D D D D | | TABLE 33 Definition for $I_{ m DD}$ | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Description | | LOW | Defined as $V_{IN} \leq V_{IL.AC.MAX}$ | | HIGH | Defined as $V_{IN} \geq V_{IH.AC.MIN}$ | | STABLE | Defined as inputs are stable at a HIGH or LOW level | | FLOATING | Defined as inputs are $V_{\rm REF}$ = $V_{\rm DDQ}$ / 2 | | SWITCHING | Defined as: Inputs are changing between high and low every other clock (once per two clocks) for address and control signals, and inputs changing between high and low every other clock (once per clock) for DQ signals not including mask or strobes | | | | | | TAB | LE 34 | |--------|--------------------|------------|-------------------|---------------------|--------------------| | | | | i | <sub>DD</sub> Speci | | | Symbol | -3D -25D/-25E -1 | | -19F | Unit | Note <sup>1)</sup> | | | DDR2 - 667 | DDR2 - 800 | DDR2 - 1066 | | | | | Max. | Max. | Max. | | | | | 95°C <sup>2)</sup> | 95°C²) | 95℃ <sup>2)</sup> | | | | IDD0 | 60 | 65 | 70 | mA | <b>×</b> 8 | | IDD0 | 75 | 80 | 85 | mA | ×16 | | IDD1 | 70 | 75 | 80 | mA | <b>×</b> 8 | | IDD1 | 95 | 100 | 105 | mA | ×16 | | IDD2P | 12 | 12 | 12 | mA | <b>×</b> 8 | | IDD2P | 12 | 12 | 12 | mA | ×16 | | IDD2N | 40 | 45 | 50 | mA | <b>×</b> 8 | | IDD2N | 40 | 45 | 50 | mA | ×16 | | IDD2Q | 40 | 45 | 50 | mA | <b>×</b> 8 | | IDD2Q | 40 | 45 | 50 | mA | ×16 | | IDD3N | 50 | 55 | 60 | mA | x8 | | IDD3N | 55 | 60 | 65 | mA | x16 | | IDD3PF | 21 | 25 | 25 | mA | x8 | | IDD3PF | 26 | 32 | 32 | mA | x16 | | IDD3PS | 23 | 27 | 27 | mA | x8 | | IDD3PS | 28 | 34 | 34 | mA | x16 | | IDD4R | 140 | 160 | 190 | mA | <b>×</b> 8 | | IDD4R | 190 | 220 | 260 | mA | ×16 | | IDD4W | 140 | 160 | 190 | mA | <b>×</b> 8 | | IDD4W | 190 | 220 | 260 | mA | ×16 | | IDD5B | 140 | 145 | 150 | mA | х8 | | IDD5B | 145 | 150 | 155 | mA | x16 | | IDD5D | 14 | 14 | 14 | mA | x8 | | IDD5D | 14 | 14 | 14 | mA | x16 | | IDD6 | 14 | 14 | 14 | mA | x8 | | IDD6 | 14 | 14 | 14 | mA | x16 | | IDD7 | 150 | 170 | 180 | mA | <b>×</b> 8 | | IDD7 | 220 | 240 | 250 | mA | ×16 | This version IDD value just for reference Tcase temperature. # 7 Timing Characteristics This chapter contains speed grade definition, AC timing parameter and ODT tables. ### 7.1 Speed Grade Definitions | | | | | | | | | TABLE 3 ade Definitio | |-----------------------------|----------|-----------------|---------|------|--------|------|-----------------|-----------------------| | Speed Grade | | | DDR2-10 | 066 | DDR2-8 | 800 | Unit | Note | | UnilC Sort Nan | ne | | -19F | -19F | | -25D | | | | CAS-RCD-RP latencies | | | 7–7–7 | | 5-5-5 | | t <sub>CK</sub> | | | Parameter | | Symbol | Min. | Max. | Min. | Max. | _ | | | Clock Period | @ CL = 4 | $t_{CK}$ | 3.75 | 7.5 | 3.75 | 8 | ns | | | | @ CL = 5 | t <sub>CK</sub> | 3 | 7.5 | 2.5 | 8 | ns | | | | @ CL = 6 | $t_{CK}$ | 2.5 | 7.5 | _ | _ | ns | | | | @ CL = 7 | $t_{CK}$ | 1.875 | 7.5 | _ | _ | ns | | | Row Active Time | | $t_{RAS}$ | 45 | 70k | 45 | 70k | ns | | | Row Cycle Time $t_{\rm RC}$ | | $t_{RC}$ | 58.125 | _ | 57.5 | _ | ns | | | RAS-CAS-Delay $t_{RCD}$ | | $t_{RCD}$ | 13.125 | _ | 12.5 | _ | ns | | | D D : T | | $t_{RP}$ | 13.125 | _ | 12.5 | _ | ns | | | | | | | | | | | TABLE 36 | |-------------------------|---------------------------|-----------------|---------|-------|--------|------|------|----------| | Speed Grade | | | DDR2-80 | 00 | DDR2-6 | 67 | Unit | Note | | UnilC Sort Name | | | -25E | | -3D | -3D | | | | CAS-RCD-RP latencies | | 6–6–6 | | 5-5-5 | 5-5-5 | | 7 | | | Parameter | | Symbol | Min. | Max. | Min. | Max. | _ | | | Clock Period | @ CL = 4 | t <sub>CK</sub> | 3.75 | 8 | 3.75 | 8 | ns | | | | @ CL = 5 | $t_{CK}$ | 3 | 8 | 3 | 8 | ns | | | | @ CL = 6 | $t_{CK}$ | 2.5 | 8 | _ | _ | ns | | | Row Active Time | Row Active Time $t_{RAS}$ | | 45 | 70k | 45 | 70k | ns | | | Row Cycle Time $t_{RC}$ | | 60 | _ | 60 | _ | ns | | | | RAS-CAS-Delay $t_{RCD}$ | | 15 | _ | 15 | _ | ns | | | | Row Precharge Time | ; | $t_{RP^{1)}}$ | 15 | _ | 15 | _ | ns | | <sup>1) 8</sup> bank device Precharge All Allowance : tRPall for a Precharge All command for an 8 Bank device is equal to tRP + 1 x tCK, where tRP is the value for a single bank precharge, which are shown in this table. ### 7.2 Component AC Timing Parameters TABLE 37 DRAM Component Timing Parameter by Speed Grade - DDR2-800, DDR2-667, DDR3-1066 Symbol DDR2-1066 DDR2-800 **DDR2-667** Unit Note<sup>1)</sup> **Parameter** Min. Max. Min. Max. Min. Max. DQ output access time from -350 350 -400 +400 +450 -450 ps $t_{AC}$ CK / CK CAS to CAS command delay 2 2 nCK $t_{CCD}$ 9)10) Average clock high pulse 0.48 0.52 0.48 0.52 0.48 0.52 $t_{\mathsf{CH}.\mathsf{AVG}}$ $t_{\mathsf{CK}.\mathsf{AVG}}$ width 9)10) Average clock period 1875 7500 2500 8000 3000 8000 ps $t_{\mathsf{CK},\mathsf{AVG}}$ 11) CKE minimum pulse width 3 3 3 nCK $t_{\mathsf{CKE}}$ ( high and low pulse width) 9)10) Average clock low pulse width 0.48 0.52 0.48 0.52 0.48 0.52 $t_{\mathsf{CL.AVG}}$ $t_{\mathsf{CK}.\mathsf{AVG}}$ 12)13) $\overline{\mathsf{W}}\mathsf{R} + t_{\mathsf{nRP}}$ $\overline{\mathsf{WR}}$ + $t_{\mathsf{nRP}}$ Auto-Precharge write recovery $WR + t_{nRP}$ nCK + precharge time Minimum time clocks remain ns $t_{\rm IS}$ + $t_{\rm IS}$ + $t_{\rm IS}$ + $t_{\mathsf{DELAY}}$ ON after CKE asynchronously t<sub>CK .AVG</sub> + $t_{\mathsf{CK}}$ .AVG $t_{\mathsf{CK}}$ .AVG drops LOW + t<sub>IH</sub> $t_{\mathsf{IH}}$ + $t_{\rm IH}$ 14)18)19) DQ and DM input hold time 125 175 75 ps $t_{\mathsf{DH},\mathsf{BASE}}$ DQ and DM input pulse width 0.35 0.35 0.35 $t_{\mathsf{DIPW}}$ $t_{\mathsf{CK}.\mathsf{AVG}}$ for each input 8) DQS output access time from -325 325 -350 +350 -400 +400 ps $t_{\mathsf{DQSCK}}$ CK/CK DQS input high pulse width 0.35 0.35 0.35 $t_{DQSH}$ $t_{\mathsf{CK}.\mathsf{AVG}}$ DQS input low pulse width 0.35 0.35 0.35 $t_{DOSI}$ $t_{\mathsf{CK},\mathsf{AVG}}$ 15) DQS-DQ skew for DQS & 175 200 240 $t_{\mathsf{DQSQ}}$ ps associated DQ signals - 0.25 16) DQS latching rising -0.25+ 0.25 + 0.25 -0.25+ 0.25 $t_{\mathsf{DQSS}}$ $t_{\mathsf{CK}.\mathsf{AVG}}$ transition to associated clock edges 17)18)19) DQ and DM input setup time 0 50 100 ps $t_{\mathsf{DS}.\mathsf{BASE}}$ 16) DQS falling edge hold time 0.2 0.2 0.2 $t_{DSH}$ $t_{CK,AVG}$ from CK DQS falling edge to CK setup 0.2 0.2 0.2 $t_{\rm DSS}$ $t_{\mathsf{CK}.\mathsf{AVG}}$ time 34) Four Activate Window for 35 35 37.5 ns $t_{\mathsf{FAW}}$ 1KB page size products 34) Four Activate Window for 45 45 50 ns $t_{\mathsf{FAW}}$ 2KB page size products 20) CK half pulse width $Min(t_{CH.AB}$ $Min(t_{CH.AB}$ $Min(t_{CH.AB})$ ps $t_{\mathsf{HP}}$ s, 8)21) Data-out high-impedance time ps $t_{\mathsf{AC.MAX}}$ $t_{\mathsf{AC.MAX}}$ $t_{\mathsf{AC.MAX}}$ from CK / CK 22)24) Address and control input hold $t_{\text{IH.BASE}}$ 200 250 275 ps time Control & address input 0.6 0.6 0.6 $t_{\mathsf{IPW}}$ $t_{\mathsf{CK}.\mathsf{AVG}}$ pulse width for each input 23)24) Address and control input 175 125 200 ps $t_{\mathsf{IS}.\mathsf{BASE}}$ setup time ### SCB18T1G[80/16]0AF 1-Gbit DDR2 SDRAM | Parameter | Symbol | DDR2-1066 | | DDR2-800 | 0 | DDR2-66 | 7 | Unit | Note <sup>1)</sup> | |-----------------------------------------------------------------|---------------------|-----------------------|---------------------|-----------------------|---------------------|-----------------------|---------------------|---------------------|--------------------| | | | Min. | Max. | Min. | Max. | Min. | Max. | | -1) | | DQ low impedance time from CK/CK | $t_{LZ.DQ}$ | $2 \times t_{AC.MIN}$ | t <sub>AC.MAX</sub> | $2 \times t_{AC.MIN}$ | t <sub>AC.MAX</sub> | $2 \times t_{AC.MIN}$ | t <sub>AC.MAX</sub> | ps | 8)21) | | DQS/DQS low-impedance time from CK / CK | t <sub>LZ.DQS</sub> | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | ps | 8)21) | | MRS command to ODT update delay | $t_{MOD}$ | 0 | 12 | 0 | 12 | 0 | 12 | ns | 34) | | Mode register set command cycle time | $t_{MRD}$ | 2 | _ | 2 | _ | 2 | _ | nCK | | | OCD drive mode output delay | $t_{OIT}$ | 0 | 12 | 0 | 12 | 0 | 12 | ns | 34) | | DQ/DQS output hold time from DQS | | $t_{HP} - t_{QHS}$ | _ | $t_{HP} - t_{QHS}$ | _ | $t_{HP} - t_{QHS}$ | _ | ps | 25) | | DQ hold skew factor | $t_{QHS}$ | _ | 250 | _ | 300 | _ | 340 | ps | 26) | | Average periodic refresh | $t_{REFI}$ | _ | 7.8 | _ | 7.8 | _ | 7.8 | μS | 27)28) | | Interval | | _ | 3.9 | _ | 3.9 | _ | 3.9 | μS | 27)29) | | Auto-Refresh to Active/Auto-<br>Refresh command period | $t_{RFC}$ | 127.5 | _ | 127.5 | _ | 127.5 | _ | ns | 30) | | Read preamble | $t_{RPRE}$ | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | t <sub>CK.AVG</sub> | 31)32) | | Read postamble | $t_{RPST}$ | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | $t_{CK,AVG}$ | 31)33) | | Active to active command period for 1KB page size products | $t_{RRD}$ | 7.5 | _ | 7.5 | _ | 7.5 | _ | ns | 34) | | Active to active command period for 2KB page size products | $t_{RRD}$ | 10 | _ | 10 | _ | 10 | _ | ns | 34) | | Internal Read to Precharge command delay | $t_{RTP}$ | 7.5 | _ | 7.5 | _ | 7.5 | _ | ns | 34) | | Write preamble | $t_{WPRE}$ | 0.35 | _ | 0.35 | _ | 0.35 | _ | t <sub>CK.AVG</sub> | | | Write postamble | $t_{WPST}$ | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | $t_{CK.AVG}$ | 36) | | Write recovery time | $t_{WR}$ | 15 | _ | 15 | _ | 15 | _ | ns | 34) | | Internal write to read command delay | $t_{WTR}$ | 7.5 | _ | 7.5 | _ | 7.5 | _ | ns | 34)35) | | Exit active power down to read command | t <sub>XARD</sub> | 3 | | 2 | _ | 2 | _ | nCK | 37) | | Exit active power down to read command (slow exit, lower power) | $t_{XARDS}$ | 10 – AL | _ | 8 – AL | _ | 7 – AL | _ | nCK | | | Exit precharge power-down to any command | $t_{XP}$ | 3 | _ | 2 | _ | 2 | _ | nCK | | | Exit self-refresh to a non-read command | t <sub>XSNR</sub> | t <sub>RFC</sub> +10 | _ | t <sub>RFC</sub> +10 | _ | t <sub>RFC</sub> +10 | _ | ns | 34) | | Exit self-refresh to read | $t_{XSRD}$ | 200 | _ | 200 | _ | 200 | _ | nCK | | | Write command to DQS associated clock edges | WL | RL – 1 | | RL – 1 | | RL-1 | | nCK | | <sup>1)</sup> $V_{\rm DDQ}$ = 1.8 V ± 0.1V; $V_{\rm DD}$ = 1.8 V ± 0.1 V. <sup>2)</sup> Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. <sup>3)</sup> Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. <sup>4)</sup> The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS, input reference level is the crosspoint when in differential strobe mode. - 5) Inputs are not recognized as valid until $V_{\text{REF}}$ stabilizes. During the period before $V_{\text{REF}}$ stabilizes, CKE = 0.2 x $V_{\text{DDQ}}$ is recognized as low. - 6) The output timing reference voltage level is $V_{\rm TT}$ . - 7) New units, 't<sub>CK.AVG</sub>' and 'nCK', are introduced in DDR2–667, DDR2–800 and DDR2-1066. Unit 't<sub>CK.AVG</sub>' represents the actual t<sub>CK.AVG</sub> of the input clock under operation. Unit 'nCK' represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2–400 and DDR2–533, 't<sub>CK</sub>' is used for both concepts. Example: t<sub>XP</sub> = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command may be registered at Tm + 2, even if (Tm + 2 Tm) is 2 x t<sub>CK.AVG</sub> + t<sub>ERR.2PER(Min)</sub>. - 8) When the device is operated with input clock jitter, this parameter needs to be derated by the actual $t_{\text{ERR}(6-10\text{per})}$ of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has $t_{\text{ERR}(6-10\text{PER}),\text{MIN}} = -272$ ps and $t_{\text{ERR}(6-10\text{PER}),\text{MAX}} = +293$ ps, then $t_{\text{DQSCK,MIN}(\text{DERATED})} = t_{\text{DQSCK,MIN}} t_{\text{ERR}(6-10\text{PER}),\text{MAX}} = -400$ ps -293 ps =-693 ps and $t_{\text{DQSCK,MAX}} = t_{\text{DQSCK,MAX}} = t_{\text{DQSCK,MAX}} = t_{\text{DQSCK,MIN}} t_{\text{$ - 9) Input clock jitter spec parameter. These parameters and the ones in **Chapter 7.3** are referred to as 'input clock jitter spec parameters. The jitter specified is a random jitter meeting a Gaussian distribution. - 10) These parameters are specified per their average values, however it is understood that the relationship as defined in Chapter 7.3 between the average timing and the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations of Chapter 7.3). - 11) t<sub>CKE,MIN</sub> of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of t<sub>IS</sub> + 2 x t<sub>CK</sub> + t<sub>IH</sub>. - 12) DAL = WR + RU $\{t_{\rm RP}({\rm ns}) / t_{\rm CK}({\rm ns})\}$ , where RU stands for round up. WR refers to the tWR parameter stored in the MRS. For $t_{\rm RP}$ , if the result of the division is not already an integer, round up to the next highest integer. $t_{\rm CK}$ refers to the application clock period. - 13) $t_{\text{DAL},\text{nCK}} = \text{WR [nCK]} + t_{\text{nRP},\text{nCK}} = \text{WR} + \text{RU} \{t_{\text{RP}} [\text{ps}] / t_{\text{CK,AVG}} [\text{ps}] \}$ , where WR is the value programmed in the EMR. - 14) Input waveform timing $t_{\mathrm{DH}}$ with differential data strobe enabled MR[bit10] = 0, is referenced from the differential data strobe crosspoint to the input signal crossing at the $V_{\mathrm{IL,DC}}$ level for a falling signal and from the differential data strobe crosspoint to the input signal crossing at the $V_{\mathrm{IL,DC}}$ level for a rising signal applied to the device under test. DQS, $\overline{\mathrm{DQS}}$ signals must be monotonic between $V_{\mathrm{IL,DC,MAX}}$ and $V_{\mathrm{IH,DC,MIN}}$ . See Figure8. - 15) $t_{\text{DQSQ}}$ : Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output slew rate mismatch between DQS / $\overline{\text{DQS}}$ and associated DQ in any given cycle. - 16) These parameters are measured from a data strobe signal ((L/U/R)DQS / \overline{DQS}) crossing to its respective clock signal (CK / \overline{CK}) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. $t_{\text{JIT.PER}}$ , $t_{\text{JIT.CC}}$ , etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not. - 17) Input waveform timing $t_{\rm DS}$ with differential data strobe enabled MR[bit10] = 0, is referenced from the input signal crossing at the $V_{\rm IL,AC}$ level to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the $V_{\rm IL,AC}$ level to the differential data strobe crosspoint for a falling signal applied to the device under test. DQS, $\overline{\rm DQS}$ signals must be monotonic between $V_{\rm il(DC)MAX}$ and $V_{\rm ih(DC)MIN}$ . See Figure 8 - 18) If $t_{DS}$ or $t_{DH}$ is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed. - 19) These parameters are measured from a data signal ((L/U)DM, (L/U)DQ0, (L/U)DQ1, etc.) transition edge to its respective data strobe signal ((L/U/R)DQS / DQS) crossing. - 20) $t_{\rm HP}$ is the minimum of the absolute half period of the actual input clock. $t_{\rm HP}$ is an input parameter but not an input specification parameter. It is used in conjunction with $t_{\rm QHS}$ to derive the DRAM output timing $t_{\rm QH}$ . The value to be used for $t_{\rm QH}$ calculation is determined by the following equation; $t_{\rm HP}$ = MIN ( $t_{\rm CL,ABS}$ ), where, $t_{\rm CL,ABS}$ is the minimum of the actual instantaneous clock high time; $t_{\rm CL,ABS}$ is the minimum of the actual instantaneous clock low time. - 21) $t_{\rm HZ}$ and $t_{\rm LZ}$ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which specifies when the device output is no longer driving ( $t_{\rm HZ}$ ), or begins driving ( $t_{\rm LZ}$ ). - 22) input waveform timing is referenced from the input signal crossing at the $V_{\rm IL,DC}$ level for a rising signal and $V_{\rm IH,DC}$ for a falling signal applied to the device under test. See **Figure 9**. - 23) Input waveform timing is referenced from the input signal crossing at the $V_{\rm IH.AC}$ level for a rising signal and $V_{\rm IL.AC}$ for a falling signal applied to the device under test. See **Figure 9**. - 24) These parameters are measure<u>d fr</u>om a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BA0, A0, A1, etc.) transition edge to its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. $t_{JIT.PER}$ , $t_{JIT.CC}$ , etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should be met whether clock jitter is present or not. - 25) $t_{\rm OH} = t_{\rm HP} t_{\rm OHS}$ , where: $t_{\rm HP}$ is the minimum of the absolute half period of the actual input clock; and $t_{\rm OHS}$ is the specification value under the max column. {The less half-pulse width distortion present, the larger the $t_{\rm OH}$ value is; and the larger the valid data eye will be.} Examples: 1) If the system provides $t_{\rm HP}$ of 1315 ps into a DDR2–667 SDRAM, the DRAM provides $t_{\rm OH}$ of 975 ps minimum. 2) If the system provides $t_{\rm HP}$ of 1420 ps into a DDR2–667 SDRAM, the DRAM provides $t_{\rm OH}$ of 1080 ps minimum. - 26) $t_{\text{QHS}}$ accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual $t_{\text{HP}}$ at the input is transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation of the output drivers. - 27) The Auto-Refresh command interval has be reduced to 3.9 μs when operating the DDR2 DRAM in a temperature range between 85 °C and 95 °C. - 28) 40 °C $\leq T_{\text{CASE}} \leq$ 85 °C. - 29) 85 °C < $T_{\rm CASE} \leq$ 95 °C. - 30) A maximum of eight Refresh commands can be posted to any given DDR2 SDRAM, meaning that the maximum absolute interval between any Refresh command and the next Refresh command is 9 x $t_{REFI}$ . - 31) $t_{\text{RPST}}$ end point and $t_{\text{RPRE}}$ begin point are not referenced to a specific voltage level but specify when the device output is no longer driving $(t_{\text{RPST}})$ , or begins driving $(t_{\text{RPRE}})$ . **Figure 7** shows a method to calculate these points when the device is no longer driving $(t_{\text{RPST}})$ , or begins driving $(t_{\text{RPRE}})$ by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. - 32) When the device is operated with input clock jitter, this parameter needs to be derated by the actual $t_{\rm JIT,PER}$ of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has $t_{\rm JIT,PER,MIN} = -72$ ps and $t_{\rm JIT,PER,MAX} = +93$ ps, then $t_{\rm RPRE,MIN(DERATED)} = t_{\rm RPRE,MIN} + t_{\rm JIT,PER,MIN} = 0.9 \times t_{\rm CK,AVG} 72$ ps = +2178 ps and $t_{\rm RPRE,MIN(DERATED)} = t_{\rm RPRE,MAX} + t_{\rm JIT,PER,MAX} = 1.1 \times t_{\rm CK,AVG} + 93$ ps = +2843 ps. (Caution on the MIN/MAX usage!). - 33) When the device is operated with input clock jitter, this parameter needs to be derated by the actual $t_{\rm JIT.DUTY}$ of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has $t_{\rm JIT.DUTY.MIN} = -72$ ps and $t_{\rm JIT.DUTY.MAX} = +93$ ps, then $t_{\rm RPST.MIN(DERATED)} = t_{\rm RPST.MIN} + t_{\rm JIT.DUTY.MIN} = 0.4$ x $t_{\rm CK.AVG} 72$ ps = +928 ps and $t_{\rm RPST.MAX(DERATED)} = t_{\rm RPST.MAX} + t_{\rm JIT.DUTY.MAX} = 0.6$ x $t_{\rm CK.AVG} + 93$ ps = +1592 ps. (Caution on the MIN/MAX usage!). - 34) For these parameters, the DDR2 SDRAM device is characterized and verified to support $t_{nPARAM} = RU\{t_{PARAM} / t_{CKAVG}\}$ , which is in clock cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support $t_{nRP} = RU\{t_{RP} / t_{CKAVG}\}$ , which is in clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which $t_{RP} = 15$ ns, the device will support $t_{nRP} = RU\{t_{RP} / t_{CKAVG}\} = 5$ , i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at Tm + 5 is valid even if (Tm + 5 Tm) is less than 15 ns due to input clock jitter. - 35) $t_{\text{WTR}}$ is at lease two clocks (2 x $t_{\text{CK}}$ ) independent of operation frequency. - 36) The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this parameter, but system performance (bus turnaround) will degrade accordingly. - 37) User can choose which active power down exit timing to use via MRS (bit 12). tXARD is expected to be used for fast active power down exit timing. tXARDS is expected to be used for slow active power down exit timing. ### 7.3 Jitter Definition and Clock Jitter Specification Generally, jitter is defined as "the short-term variation of a signal with respect to its ideal position in time". The following table provides an overview of the terminology. | | | | LE 38 | |-------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | | 1 | Average Clock and Jitter Symbols and De | | | Symbol | Parameter | Description | Units | | $t_{ m CK.AVG}$ | Average clock period | $t_{\rm CK,AVG}$ is calculated as the average clock period within any consecutive 200-cycle window: | ps | | | | $tCK.AVG = \frac{1}{N} \left( \sum_{j=1}^{N} tCK_{j} \right)$ | | | , | Clock poriod iittor | N = 200 | 20 | | <i>t</i> JIT.PER | Clock-period jitter | $t_{\rm JIT,PER}$ is defined as the largest deviation of any single $t_{\rm CK}$ from $t_{\rm CK,AVG}$ : $t_{\rm JIT,PER} = {\rm Min/Max}$ of $\{t_{\rm CKi} - t_{\rm CK,AVG}\}$ where i = 1 to 200 | ps | | | | $t_{ m JIT,PER}$ defines the single-period jitter when the DLL is already locked. $t_{ m JIT,PER}$ is not guaranteed through final production testing. | | | $t_{\sf JIT}({\sf PER, LCK})$ | Clock-period jitter<br>during DLL-locking<br>period | $t_{ m JIT}({\sf PER,LCK})$ uses the same definition as $t_{ m JIT,PER}$ , during the DLL-locking period only. $t_{ m JIT}({\sf PER,LCK})$ is not guaranteed through final production testing. | ps | | t <sub>JIT.CC</sub> | Cycle-to-cycle clock period jitter | $t_{ m JIT.CC}$ is defined as the absolute difference in clock period between two consecutive clock cycles: $t_{ m JIT.CC} = { m Max} \ { m of} \ { m ABS}\{t_{ m CKi+1} - t_{ m CKi}\}$ | ps | | | | $t_{ m JIT.CC}$ defines the cycle - to - cycle jitter when the DLL is already locked. $t_{ m JIT.CC}$ is not guaranteed through final production testing. | | | $t_{JIT}(CC,LCK)$ | Cycle-to-cycle clock period jitter during DLL-locking period | $t_{\rm JIT}({\rm CC,LCK})$ uses the same definition as $t_{\rm JIT,CC}$ during the DLL-locking period only. $t_{\rm JIT}({\rm CC,LCK})$ is not guaranteed through final production testing. | ps | | t <sub>ERR.2PER</sub> | Cumulative error across 2 cycles | $t_{\rm ERR.2PER}$ is defined as the cumulative error across 2 consecutive cycles from $t_{\rm CK.AVG}$ : | ps | | | | i + n −1 | | | | | $tERR 2 per = \left[ \sum_{j=i}^{tCK} tCK \right]^{-n} \times tCK avg$ | | | | | $n = 2$ for $t_{ERR}(2per)$<br>where $i = 1$ to 200 | | | | | | | | Symbol | Parameter | Description | Units | |-----------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | t <sub>ERR.nPER</sub> | Cumulative error across n cycles | $t_{\rm ERR.2PER}$ is defined as the cumulative error across n consecutive cycles from $t_{\rm CK.AVG}$ : | ps | | | | i + n -1 | | | | | tERR nper = tCK <sub>j</sub> - n tCK avg | | | | | where, i = 1 to 200 and n = 3 for $t_{\text{ERR.3PER}}$ $\sum$ $\sum$ n = 4 for $t_{\text{ERR.4PER}}$ n = 5 for $t_{\text{ERR.5PER}}$ 6 $\leq$ n $\leq$ 10 for $t_{\text{ERR.6-10PER}}$ 11 $\leq$ n $\leq$ 50 for $t_{\text{ERR.11-50PER}}$ | | | t <sub>CH.AVG</sub> | Average high-pulse width | $t_{\rm CH.AVG}$ is defined as the average high-pulse width, as calculated across any consecutive 200 high pulses: | t <sub>CK.AVG</sub> | | | | $tCH(avg) = \frac{1}{(N \times tCK(avg))} \cdot \left( \sum_{j=1}^{N} tCH_{j} \right)$ $N = 200$ | | | t <sub>CL.AVG</sub> | Average low-pulse width | $t_{\rm CL.AVG}$ is defined as the average low-pulse width, as calculated across any consecutive 200 low pulses: | t <sub>CK.AVG</sub> | | | | $tCL(avg) = \frac{1}{\binom{N}{N \times tCk}(avg)} \cdot \left(\sum_{j=1}^{N} tCL_{j}\right)$ $N = 200$ | | | $t_{ m JIT.DUTY}$ | Duty-cycle jitter | $t_{\rm JIT.DUTY} = {\rm Min/Max~of~} \{t_{\rm JIT.CH}~,~t_{\rm JIT.CL}\},~{\rm where:}$ $t_{\rm JIT.CH}~{\rm is~the~}$ largest deviation of any single $t_{\rm CH}$ from $t_{\rm CH.AVG}$ $t_{\rm JIT.CL}$ is the largest deviation of any single $t_{\rm CL}$ from $t_{\rm CL.AVG}$ $t_{\rm JIT.CH} = \{t_{\rm CHi}~-~t_{\rm CH.AVG}~\times~t_{\rm CK.AVG}\}~{\rm where~} i=1~{\rm to~}200$ $t_{\rm JIT.CL} = \{t_{\rm CLi}~-~t_{\rm CL.AVG}~\times~t_{\rm CK.AVG}\}~{\rm where~} i=1~{\rm to~}200$ | ps | The following parameters are specified per their average values however, it is understood that the following relationship between the average timing and the absolute instantaneous timing holds all the time. | | | | TAE<br>Absolute Jitter Value De | BLE 39 efinitions | |---------------------|------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------| | Symbol | Parameter | Min. | Max. | Unit | | t <sub>CK.ABS</sub> | Clock period | $t_{\text{CK.AVG(Min)}} + t_{\text{JIT.PER(Min)}}$ | $t_{\text{CK.AVG(Max)}} + t_{\text{JIT.PER(Max)}}$ | ps | | t <sub>CH.ABS</sub> | Clock high-pulse width | $t_{\text{CH.AVG(Min)}} \times t_{\text{CK.AVG(Min)}} + t_{\text{JIT.DUTY(Min)}}$ | t <sub>CH.AVG(Max)</sub> X t <sub>CK.AVG(Max)</sub> + t <sub>JIT.DUTY(Max)</sub> | ps | | t <sub>CL.ABS</sub> | Clock low-pulse width | $t_{\text{CL.AVG(Min)}} \times t_{\text{CK.AVG(Min)}} + t_{\text{JIT.DUTY(Min)}}$ | $t_{\text{CL.AVG(Max)}} \times t_{\text{CK.AVG(Max)}} + t_{\text{JIT.DUTY(Max)}}$ | ps | Example: for DDR2-667, $t_{CH.ABS.MIN} = (0.48 \text{ x } 3000 \text{ps}) - 125 \text{ ps} = 1315 \text{ ps} = 0.438 \text{ x } 3000 \text{ ps}.$ Table 40 shows clock-jitter specifications. | | | Clock | listo - C | · · · · · · · · · · · · · · · · · · · | | o for ( | | LE 40 | |----------------------------|-------------------------------------------------------|-------|-----------|---------------------------------------|-----------|---------|----------|---------------------| | Symbol | Parameter | | DDR2 -667 | | DDR2 -800 | | DDR-1066 | | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | $t_{CK.AVG}$ | Average clock period nominal w/o jitter | 3000 | 8000 | 2500 | 8000 | 1875 | 7500 | ps | | $t_{JIT.PER}$ | Clock-period jitter | -125 | 125 | -100 | 100 | -90 | 90 | ps | | $t_{\sf JIT(PER,LCK)}$ | Clock-period jitter during DLL locking period | -100 | 100 | -80 | 80 | -80 | 80 | ps | | $t_{\sf JIT.CC}$ | Cycle-to-cycle clock-period jitter | -250 | 250 | -200 | 200 | -180 | 180 | ps | | $t_{JIT(CC,LCK)}$ | Cycle-to-cycle clock-period jitter during DLL-locking | -200 | 200 | -160 | 160 | -160 | 160 | ps | | t <sub>ERR.2PER</sub> | Cumulative error across 2 cycles | -175 | 175 | -150 | 150 | -132 | 132 | ps | | t <sub>ERR.3PER</sub> | Cumulative error across 3 cycles | -225 | 225 | -175 | 175 | -157 | 157 | ps | | t <sub>ERR.4PER</sub> | Cumulative error across 4 cycles | -250 | 250 | -200 | 200 | -175 | 175 | ps | | t <sub>ERR.5PER</sub> | Cumulative error across 5 cycles | -250 | 250 | -200 | 200 | -188 | 188 | ps | | t <sub>ERR(6-10PER)</sub> | Cumulative error across n cycles with n = 6 10, | -350 | 350 | -300 | 300 | -250 | 250 | ps | | t <sub>ERR(11-50PER)</sub> | Cumulative error across n cycles with n = 11 50, | -450 | 450 | -450 | 450 | -425 | 425 | ps | | $t_{CH.AVG}$ | Average high-pulse width | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | t <sub>CK.AVG</sub> | | $t_{CL.AVG}$ | Average low-pulse width | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | t <sub>CK.AVG</sub> | | $t_{\sf JIT.DUTY}$ | Duty-cycle jitter | -125 | 125 | -100 | 100 | -75 | 75 | ps | ### 7.4 ODT AC Electrical Characteristics This chapter describes the ODT AC electrical characteristics. | TABL ODT AC Characteristics and Operating Conditions for DDR2-667, DDR2-800, DDR | | | | | | | | | |----------------------------------------------------------------------------------|-----------------------------------------|-------------------------|----------------------------------------------|-------------------------|-------------------------------------|----------|------|--| | Symbol | Parameter / Condition | DDR-667, DD | R-800 | DDR-1066 | Unit | Note | | | | | | Min. | Max. | Min. | Max. | | | | | $t_{AOND}$ | ODT turn-on delay | 2 | 2 | 2 | 2 | $n_{CK}$ | 1) | | | t <sub>AON</sub> | ODT turn-on | t <sub>AC.MIN</sub> | $t_{\rm AC.MAX}$ + 0.7 ns | t <sub>AC.MIN</sub> | $t_{AC.MAX} + 2.575$ | ns | 1)2) | | | $t_{AONPD}$ | ODT turn-on (Power-Down Modes) | $t_{\rm AC.MIN}$ + 2 ns | $2 t_{\text{CK}} + t_{\text{AC.MAX}} + 1$ ns | $t_{\rm AC.MIN}$ + 2 ns | $3 t_{CK} + t_{AC.MAX} + 1 ns$ | ns | 1) | | | $t_{AOFD}$ | ODT turn-off delay | 2.5 | 2.5 | 2.5 | 2.5 | $n_{CK}$ | 1) | | | $t_{AOF}$ | ODT turn-off | t <sub>AC.MIN</sub> | $t_{\rm AC.MAX}$ + 0.6 ns | t <sub>AC.MIN</sub> | $t_{\rm AC.MAX}$ + 0.6 ns | ns | 1)3) | | | $t_{AOFPD}$ | ODT turn-off (Power-Down Modes) | $t_{\rm AC.MIN}$ + 2 ns | $2.5 t_{CK} + t_{AC.MAX} + 1 ns$ | $t_{\rm AC.MIN}$ + 2 ns | 2.5 $t_{CK} + t_{AC.MAX}$<br>+ 1 ns | | 1) | | | $t_{ANPD}$ | ODT to Power Down Mode Entry<br>Latency | 3 | _ | 4 | _ | $n_{CK}$ | 1) | | | $t_{AXPD}$ | ODT Power Down Exit Latency | 8 | _ | 11 | _ | $n_{CK}$ | 1) | | <sup>1)</sup> New units, " $t_{\text{CK,AVG}}$ " and " $n_{\text{CK}}$ ", are introduced in DDR2-667, DDR2-800 and DDR2-1066. Unit " $t_{\text{CK,AVG}}$ " represents the actual $t_{\text{CK,AVG}}$ of the input clock under operation. Unit " $n_{\text{CK}}$ " represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2-400 and DDR2-533, " $t_{\text{CK}}$ " is used for both concepts. Example: $t_{\text{XP}} = 2 \left[ n_{\text{CK}} \right]$ means; if Power Down exit is registered at $T_{\text{m}}$ , an Active command may be registered at $T_{\text{m}} + 2$ , even if $(T_{\text{m}} + 2 - T_{\text{m}})$ is 2 x $t_{\text{CK,AVG}} + t_{\text{ERR,2PER(Min)}}$ . <sup>2)</sup> ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from t<sub>AOND</sub>, which is interpreted differently per speed bin. For DDR2-667/800 t<sub>AOND</sub> is 2 clock cycles after the clock edge that registered a first ODT HIGH counting the actual input clock edges. <sup>3)</sup> ODT turn off time min is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from t<sub>AOFD</sub>, which is interpreted differently per speed bin. For DDR2-667/800, if t<sub>CK(avg)</sub> = 3 ns is assumed, t<sub>AOFD</sub> is 1.5 ns (= 0.5 x 3 ns) after the second trailing clock edge counting from the clock edge that registered a first ODT LOW and by counting the actual input clock edges. ### 8 Package Outline This chapter contains the package dimension figures. #### **Notes** - 1. Drawing according to ISO 8015 - 2. Dimensions in mm - 3. General tolerances +/- 0.17 #### FIGURE 11 **Package Outline PG-TFBGA-84** PIN A1 INDEX PIN A1 INDEX Α S A B $\odot$ 000 000 000 С 000 000 С D 000 000 D Ε $\odot$ 000 Ε e F $\oplus$ $\circ$ $\circ$ 000 G 000 000 G ٥ н 000 000 5 J 000 000 J K 000 00 ĸ L 00 000 L 000 М 000 Ν 00 N Р $\oplus$ $\circ$ $\circ$ 00 Р R 00⊕ O R Ε DETAIL B B SE 0.10 (4X) DETAIL A // 0.10 C ΑЗ Ċ SEATING PLANE 0.10 C SIDE VIEW DETAIL A DIMENSION DIMENSION (mm) (inch) SYM. MIN. NOM. MAX. NOM. MAX. Α 1.20 0.047 SOLDER BALL 0.016 A1 0.30 0.35 0.40 0.012 0.014 0.033 A2 0.84 -Øb(84x PLACES) 0.008 A3 0.10 0.15 0.20 0.004 0.006 0.45 0.50 0.016 0.018 0.020 ь 0.40 0.15(M) C A B 0.08(M) C D 12.40 12.50 12.60 0.488 0.492 0.496 D1 11.20 BSC 0.441 BSC 7.90 8.00 8.10 0.311 0.315 0.319 Ε DETAIL B E1 0.252 BSC 6.40 BSC F 2.00 BSC 0.079 BSC SD SE е 0.65 BSC 0.80 BSC 0.80 BSC 0.026 BSC 0.031 BSC 0.031 BSC ### 9 Product Nomenclature For reference the UniIC SDRAM component nomenclature is enclosed in this chapter. | TABLE 42 Examples for Nomenclature Fields | | | | | | | | | | | | |--------------------------------------------|-----|----|---|----|----|---|---|---|---|-----|----| | Example for Field Number | | | | | | | | | | | | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | DDR2 SDRAM | SCB | 18 | Т | 1G | 80 | 0 | Α | F | - | 25D | I | | | | | TABLE 43 | |-------|--------------------------|--------|------------------------------------| | | | | DDR2 Memory Components | | Field | Description | Values | Coding | | 1 | UniIC Component Prefix | SCE | UniIC ECC Memory components | | | | SCB | UniIC Commercial Memory components | | | | | | | 2 | Interface Voltage [V] | 18 | SSTL_18, + 1.8 V (± 0.1 V) | | | | 15 | SSTL_15, + 1.5 V (± 0.1 V) | | 3 | DRAM Technology | Т | DDR2 | | 4 | Component Density [Mbit] | 32 | 32 Mbit | | | | 64 | 64 Mbit | | | | 128 | 128 Mbit | | | | 256 | 256 Mbit | | | | 512 | 512 Mbit | | | | 1G | 1 Gbit | | | | 1G | 2 Gbit | | | | 4G | 4 Gbit | | 5 | Number of I/Os | 40 | × 4 | | | | 80 | × 8 | | | | 16 | × 16 | | 6 | Product Variant | 09 | _ | | 7 | Die Revision | А | First | | | | В | Second | | | | С | Third | | 8 | Package, | С | FBGA, lead-containing | | | Lead-Free Status | F | FBGA, lead-free | | 9 | Power | _ | Standard power product | | | | L | Low power product | | Field | Description | Values | Coding | |-------|-------------------|--------|----------------------------------------------------| | 10 | Speed Grade | -19E | DDR2-1066 6-6-6 | | | | -19F | DDR2-1066 7-7-7 | | | | –25D | DDR2-800 5-5-5 | | | | -25E | DDR2-800 6-6-6 | | | | –3D | DDR2-667 5-5-5 | | 11 | Temperature range | Blank | Commercial temperature range: 0 °C to 95 °C | | | | I | Industrial temperature range: -40 °C to 95 °C | | | | A2 | Automotive temperature range, A2: -40 °C to 105 °C | | | | A3 | Automotive temperature range, A3: -40 °C to 95 °C | | | | Х | High-Rel temperature range: -55 °C to 125 °C | # List of Illustrations | Figure 1 | Chip Configuration for ×8 Components, TFBGA-60 (Top view) | . 9 | |-----------|--------------------------------------------------------------------------|-----| | Figure 2 | Chip Configuration for x16 Components, TFBGA–84 (Top view) | 13 | | Figure 3 | Single-ended AC Input Test Conditions Diagram | 27 | | Figure 4 | Differential DC and AC Input and Output Logic Levels Diagram | 27 | | Figure 5 | AC Overshoot / Undershoot Diagram for Address and Control Pins | 30 | | Figure 6 | AC Overshoot / Undershoot Diagram for Clock, Data, Strobe and Mask Pins | 31 | | Figure 7 | Method for Calculating Transitions and Endpoint | 39 | | Figure 8 | Differential Input Waveform Timing - t <sub>DS</sub> and t <sub>DH</sub> | 40 | | Figure 9 | Differential Input Waveform Timing - t <sub>IS</sub> and t <sub>IH</sub> | 40 | | Figure 10 | Package Outline PG-TFBGA-60 | 44 | | Figure 11 | Package Outline PG-TFBGA-84 | 45 | | | | | # **List of Tables** | Table 1 | Performance Table | 4 | |----------|-------------------------------------------------------------------------------------------|----| | Table 2 | Ordering Information for RoHS Compliant Products | 5 | | Table 3 | Chip Configuration | | | Table 4 | Abbreviations for Ball Type | 8 | | Table 5 | Abbreviations for Buffer Type | | | Table 6 | Configuration | 10 | | Table 7 | Abbreviations for Ball Type | 12 | | Table 8 | Abbreviations for Buffer Type | 12 | | Table 9 | Addressing | | | Table 10 | Mode Register Definition, BA <sub>2:0</sub> = 000 <sub>B</sub> | 16 | | Table 11 | Extended Mode Register Definition, BA <sub>2:0</sub> = 001 <sub>B</sub> | | | Table 12 | EMR(2) Programming Extended Mode Register Definition, BA <sub>2:0</sub> =010 <sub>B</sub> | | | Table 13 | EMR(3) Programming Extended Mode Register Definition, BA <sub>2:0</sub> =011 <sub>B</sub> | 21 | | Table 14 | Burst Length and Sequence | | | Table 15 | Command Truth Table | | | Table 16 | Clock Enable (CKE) Truth Table for Synchronous Transitions | 23 | | Table 17 | Data Mask (DM) Truth Table | 23 | | Table 18 | Absolute Maximum Ratings | | | Table 19 | DRAM Component Operating Temperature Range | | | Table 20 | Recommended DC Operating Conditions (SSTL_18) | | | Table 21 | ODT DC Electrical Characteristics | | | Table 22 | Input and Output Leakage Currents | | | Table 23 | DC & AC Logic Input Levels | | | Table 24 | Single-ended AC Input Test Conditions | | | Table 25 | Differential DC and AC Input and Output Logic Levels | | | Table 26 | SSTL_18 Output DC Current Drive | | | Table 27 | SSTL_18 Output AC Test Conditions | | | Table 28 | OCD Default Characteristics | | | Table 29 | Input / Output Capacitance | | | Table 30 | AC Overshoot / Undershoot Specification for Address and Control Pins | | | Table 31 | AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask Pins | | | Table 32 | I <sub>DD</sub> Measurement Conditions | | | Table 33 | Definition for I <sub>DD</sub> | | | Table 34 | I <sub>DD</sub> Specification | | | Table 35 | Speed Grade Definition | 35 | | Table 36 | Speed Grade Definition | | | Table 37 | DRAM Component Timing Parameter by Speed Grade - DDR2-800 and DDR2-667 | | | Table 38 | Average Clock and Jitter Symbols and Definition | | | Table 39 | Absolute Jitter Value Definitions | | | Table 40 | Clock-Jitter Specifications for –667, –800 | | | Table 41 | ODT AC Characteristics and Operating Conditions for DDR2-667, DDR2-800 | | | Table 42 | Examples for Nomenclature Fields | 46 | | Table 13 | DDP2 Memory Components | 16 | Edition 2016-03 Published by Xi'an UniIC Semiconductors co., Ltd. Xi'an: 4th Floor, Building A, No. 38 Gaoxin 6th Road, Xian High-tech Industries Development Zone Xi'an, Shanxi 710075, P. R. China Tel: +86-29-88318000 Fax: +86-29-88453299 info@unisemicon.com © UniIC 2016. All Rights Reserved. #### **Legal Disclaimer** THE INFORMATION GIVEN IN THIS INTERNET DATA SHEET SHALL IN NO EVENT BE REGARDED AS A GUARANTEE OF CONDITIONS OR CHARACTERISTICS. WITH RESPECT TO ANY EXAMPLES OR HINTS GIVEN HEREIN, ANY TYPICAL VALUES STATED HEREIN AND/OR ANY INFORMATION REGARDING THE APPLICATION OF THE DEVICE, UNIIC HEREBY DISCLAIMS ANY AND ALL WARRANTIES AND LIABILITIES OF ANY KIND, INCLUDING WITHOUT LIMITATION WARRANTIES OF NON-INFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS OF ANY THIRD PARTY. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest UniIC Office. ### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest UniIC Office. UnilC Components may only be used in life-support devices or systems with the express written approval of UnilC, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. www.unisemicon.com